blob: 6b0a282af09ced82d2a15887190de8ac567e844d [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCInstrInfo.h"
Owen Anderson81875432008-01-01 21:11:32 +000015#include "PPCInstrBuilder.h"
Bill Wendlinga1877c52008-03-03 22:19:16 +000016#include "PPCMachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "PPCPredicates.h"
18#include "PPCGenInstrInfo.inc"
19#include "PPCTargetMachine.h"
Owen Anderson1636de92007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen98172ee2010-02-26 21:09:24 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendling03598502008-03-04 23:13:51 +000023#include "llvm/Support/CommandLine.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000026#include "llvm/MC/MCAsmInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027using namespace llvm;
28
Bill Wendling4eaadfb2008-03-10 22:49:16 +000029extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
30extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Bill Wendling03598502008-03-04 23:13:51 +000031
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000033 : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034 RI(*TM.getSubtargetImpl(), *this) {}
35
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI,
37 unsigned& sourceReg,
Evan Chengf97496a2009-01-20 19:12:24 +000038 unsigned& destReg,
39 unsigned& sourceSubIdx,
40 unsigned& destSubIdx) const {
41 sourceSubIdx = destSubIdx = 0; // No sub-registers.
42
Chris Lattner99aa3372008-01-07 02:48:55 +000043 unsigned oc = MI.getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR ||
45 oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2
46 assert(MI.getNumOperands() >= 3 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000047 MI.getOperand(0).isReg() &&
48 MI.getOperand(1).isReg() &&
49 MI.getOperand(2).isReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 "invalid PPC OR instruction!");
51 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
52 sourceReg = MI.getOperand(1).getReg();
53 destReg = MI.getOperand(0).getReg();
54 return true;
55 }
56 } else if (oc == PPC::ADDI) { // addi r1, r2, 0
57 assert(MI.getNumOperands() >= 3 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000058 MI.getOperand(0).isReg() &&
59 MI.getOperand(2).isImm() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 "invalid PPC ADDI instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000061 if (MI.getOperand(1).isReg() && MI.getOperand(2).getImm() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 sourceReg = MI.getOperand(1).getReg();
63 destReg = MI.getOperand(0).getReg();
64 return true;
65 }
66 } else if (oc == PPC::ORI) { // ori r1, r2, 0
67 assert(MI.getNumOperands() >= 3 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000068 MI.getOperand(0).isReg() &&
69 MI.getOperand(1).isReg() &&
70 MI.getOperand(2).isImm() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071 "invalid PPC ORI instruction!");
Chris Lattnera96056a2007-12-30 20:49:49 +000072 if (MI.getOperand(2).getImm() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073 sourceReg = MI.getOperand(1).getReg();
74 destReg = MI.getOperand(0).getReg();
75 return true;
76 }
Jakob Stoklund Olesen00da1ea2010-02-26 21:53:24 +000077 } else if (oc == PPC::FMR || oc == PPC::FMRSD) { // fmr r1, r2
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000079 MI.getOperand(0).isReg() &&
80 MI.getOperand(1).isReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 "invalid PPC FMR instruction");
82 sourceReg = MI.getOperand(1).getReg();
83 destReg = MI.getOperand(0).getReg();
84 return true;
85 } else if (oc == PPC::MCRF) { // mcrf cr1, cr2
86 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000087 MI.getOperand(0).isReg() &&
88 MI.getOperand(1).isReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 "invalid PPC MCRF instruction");
90 sourceReg = MI.getOperand(1).getReg();
91 destReg = MI.getOperand(0).getReg();
92 return true;
93 }
94 return false;
95}
96
Dan Gohman90feee22008-11-18 19:49:32 +000097unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 int &FrameIndex) const {
99 switch (MI->getOpcode()) {
100 default: break;
101 case PPC::LD:
102 case PPC::LWZ:
103 case PPC::LFS:
104 case PPC::LFD:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000105 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
106 MI->getOperand(2).isFI()) {
Chris Lattner6017d482007-12-30 23:10:15 +0000107 FrameIndex = MI->getOperand(2).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 return MI->getOperand(0).getReg();
109 }
110 break;
111 }
112 return 0;
113}
114
Dan Gohman90feee22008-11-18 19:49:32 +0000115unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 int &FrameIndex) const {
117 switch (MI->getOpcode()) {
118 default: break;
119 case PPC::STD:
120 case PPC::STW:
121 case PPC::STFS:
122 case PPC::STFD:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000123 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
124 MI->getOperand(2).isFI()) {
Chris Lattner6017d482007-12-30 23:10:15 +0000125 FrameIndex = MI->getOperand(2).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 return MI->getOperand(0).getReg();
127 }
128 break;
129 }
130 return 0;
131}
132
133// commuteInstruction - We can commute rlwimi instructions, but only if the
134// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng5de1aaf2008-06-16 07:33:11 +0000135MachineInstr *
136PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman221a4372008-07-07 23:14:23 +0000137 MachineFunction &MF = *MI->getParent()->getParent();
138
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 // Normal instructions can be commuted the obvious way.
140 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng5de1aaf2008-06-16 07:33:11 +0000141 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142
143 // Cannot commute if it has a non-zero rotate count.
Chris Lattnera96056a2007-12-30 20:49:49 +0000144 if (MI->getOperand(3).getImm() != 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 return 0;
146
147 // If we have a zero rotate count, we have:
148 // M = mask(MB,ME)
149 // Op0 = (Op1 & ~M) | (Op2 & M)
150 // Change this to:
151 // M = mask((ME+1)&31, (MB-1)&31)
152 // Op0 = (Op2 & ~M) | (Op1 & M)
153
154 // Swap op1/op2
Evan Chengb554e532008-02-13 02:46:49 +0000155 unsigned Reg0 = MI->getOperand(0).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 unsigned Reg1 = MI->getOperand(1).getReg();
157 unsigned Reg2 = MI->getOperand(2).getReg();
158 bool Reg1IsKill = MI->getOperand(1).isKill();
159 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng5de1aaf2008-06-16 07:33:11 +0000160 bool ChangeReg0 = false;
Evan Chengb554e532008-02-13 02:46:49 +0000161 // If machine instrs are no longer in two-address forms, update
162 // destination register as well.
163 if (Reg0 == Reg1) {
164 // Must be two address instruction!
165 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
166 "Expecting a two-address instruction!");
Evan Chengb554e532008-02-13 02:46:49 +0000167 Reg2IsKill = false;
Evan Cheng5de1aaf2008-06-16 07:33:11 +0000168 ChangeReg0 = true;
Evan Chengb554e532008-02-13 02:46:49 +0000169 }
Evan Cheng5de1aaf2008-06-16 07:33:11 +0000170
171 // Masks.
172 unsigned MB = MI->getOperand(4).getImm();
173 unsigned ME = MI->getOperand(5).getImm();
174
175 if (NewMI) {
176 // Create a new instruction.
177 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
178 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000179 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling2b739762009-05-13 21:33:08 +0000180 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
181 .addReg(Reg2, getKillRegState(Reg2IsKill))
182 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng5de1aaf2008-06-16 07:33:11 +0000183 .addImm((ME+1) & 31)
184 .addImm((MB-1) & 31);
185 }
186
187 if (ChangeReg0)
188 MI->getOperand(0).setReg(Reg2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189 MI->getOperand(2).setReg(Reg1);
190 MI->getOperand(1).setReg(Reg2);
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000191 MI->getOperand(2).setIsKill(Reg1IsKill);
192 MI->getOperand(1).setIsKill(Reg2IsKill);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193
194 // Swap the mask around.
Chris Lattnera96056a2007-12-30 20:49:49 +0000195 MI->getOperand(4).setImm((ME+1) & 31);
196 MI->getOperand(5).setImm((MB-1) & 31);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 return MI;
198}
199
200void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
201 MachineBasicBlock::iterator MI) const {
Chris Lattnerd2c680b2010-04-02 20:16:16 +0000202 DebugLoc DL;
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000203 if (MI != MBB.end()) DL = MI->getDebugLoc();
204
205 BuildMI(MBB, MI, DL, get(PPC::NOP));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206}
207
208
209// Branch analysis.
210bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
211 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +0000212 SmallVectorImpl<MachineOperand> &Cond,
213 bool AllowModify) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 // If the block has no terminators, it just falls into the block after it.
215 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen139dcd72010-04-02 01:38:09 +0000216 if (I == MBB.begin())
217 return false;
218 --I;
219 while (I->isDebugValue()) {
220 if (I == MBB.begin())
221 return false;
222 --I;
223 }
224 if (!isUnpredicatedTerminator(I))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 return false;
226
227 // Get the last instruction in the block.
228 MachineInstr *LastInst = I;
229
230 // If there is only one terminator instruction, process it.
231 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
232 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng6ed927b2009-05-08 23:09:25 +0000233 if (!LastInst->getOperand(0).isMBB())
234 return true;
Chris Lattner6017d482007-12-30 23:10:15 +0000235 TBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 return false;
237 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng6ed927b2009-05-08 23:09:25 +0000238 if (!LastInst->getOperand(2).isMBB())
239 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 // Block ends with fall-through condbranch.
Chris Lattner6017d482007-12-30 23:10:15 +0000241 TBB = LastInst->getOperand(2).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 Cond.push_back(LastInst->getOperand(0));
243 Cond.push_back(LastInst->getOperand(1));
244 return false;
245 }
246 // Otherwise, don't know what this is.
247 return true;
248 }
249
250 // Get the instruction before it if it's a terminator.
251 MachineInstr *SecondLastInst = I;
252
253 // If there are three terminators, we don't know what sort of block this is.
254 if (SecondLastInst && I != MBB.begin() &&
255 isUnpredicatedTerminator(--I))
256 return true;
257
258 // If the block ends with PPC::B and PPC:BCC, handle it.
259 if (SecondLastInst->getOpcode() == PPC::BCC &&
260 LastInst->getOpcode() == PPC::B) {
Evan Cheng6ed927b2009-05-08 23:09:25 +0000261 if (!SecondLastInst->getOperand(2).isMBB() ||
262 !LastInst->getOperand(0).isMBB())
263 return true;
Chris Lattner6017d482007-12-30 23:10:15 +0000264 TBB = SecondLastInst->getOperand(2).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 Cond.push_back(SecondLastInst->getOperand(0));
266 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner6017d482007-12-30 23:10:15 +0000267 FBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 return false;
269 }
270
271 // If the block ends with two PPC:Bs, handle it. The second one is not
272 // executed, so remove it.
273 if (SecondLastInst->getOpcode() == PPC::B &&
274 LastInst->getOpcode() == PPC::B) {
Evan Cheng6ed927b2009-05-08 23:09:25 +0000275 if (!SecondLastInst->getOperand(0).isMBB())
276 return true;
Chris Lattner6017d482007-12-30 23:10:15 +0000277 TBB = SecondLastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 I = LastInst;
Evan Chengeac31642009-02-09 07:14:22 +0000279 if (AllowModify)
280 I->eraseFromParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 return false;
282 }
283
284 // Otherwise, can't handle this.
285 return true;
286}
287
288unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
289 MachineBasicBlock::iterator I = MBB.end();
290 if (I == MBB.begin()) return 0;
291 --I;
Dale Johannesen139dcd72010-04-02 01:38:09 +0000292 while (I->isDebugValue()) {
293 if (I == MBB.begin())
294 return 0;
295 --I;
296 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
298 return 0;
299
300 // Remove the branch.
301 I->eraseFromParent();
302
303 I = MBB.end();
304
305 if (I == MBB.begin()) return 1;
306 --I;
307 if (I->getOpcode() != PPC::BCC)
308 return 1;
309
310 // Remove the branch.
311 I->eraseFromParent();
312 return 2;
313}
314
315unsigned
316PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
317 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000318 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000319 // FIXME this should probably have a DebugLoc argument
Chris Lattnerd2c680b2010-04-02 20:16:16 +0000320 DebugLoc dl;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 // Shouldn't be a fall through.
322 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
323 assert((Cond.size() == 2 || Cond.size() == 0) &&
324 "PPC branch conditions have two components!");
325
326 // One-way branch.
327 if (FBB == 0) {
328 if (Cond.empty()) // Unconditional branch
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000329 BuildMI(&MBB, dl, get(PPC::B)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 else // Conditional branch
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000331 BuildMI(&MBB, dl, get(PPC::BCC))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
333 return 1;
334 }
335
336 // Two-way Conditional Branch.
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000337 BuildMI(&MBB, dl, get(PPC::BCC))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000339 BuildMI(&MBB, dl, get(PPC::B)).addMBB(FBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 return 2;
341}
342
Owen Anderson9fa72d92008-08-26 18:03:31 +0000343bool PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +0000344 MachineBasicBlock::iterator MI,
345 unsigned DestReg, unsigned SrcReg,
346 const TargetRegisterClass *DestRC,
347 const TargetRegisterClass *SrcRC) const {
348 if (DestRC != SrcRC) {
Owen Anderson9fa72d92008-08-26 18:03:31 +0000349 // Not yet supported!
350 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +0000351 }
352
Chris Lattnerd2c680b2010-04-02 20:16:16 +0000353 DebugLoc DL;
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000354 if (MI != MBB.end()) DL = MI->getDebugLoc();
355
Owen Anderson8f2c8932007-12-31 06:32:00 +0000356 if (DestRC == PPC::GPRCRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000357 BuildMI(MBB, MI, DL, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Anderson8f2c8932007-12-31 06:32:00 +0000358 } else if (DestRC == PPC::G8RCRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000359 BuildMI(MBB, MI, DL, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg);
Jakob Stoklund Olesen00da1ea2010-02-26 21:53:24 +0000360 } else if (DestRC == PPC::F4RCRegisterClass ||
361 DestRC == PPC::F8RCRegisterClass) {
362 BuildMI(MBB, MI, DL, get(PPC::FMR), DestReg).addReg(SrcReg);
Owen Anderson8f2c8932007-12-31 06:32:00 +0000363 } else if (DestRC == PPC::CRRCRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000364 BuildMI(MBB, MI, DL, get(PPC::MCRF), DestReg).addReg(SrcReg);
Owen Anderson8f2c8932007-12-31 06:32:00 +0000365 } else if (DestRC == PPC::VRRCRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000366 BuildMI(MBB, MI, DL, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg);
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000367 } else if (DestRC == PPC::CRBITRCRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000368 BuildMI(MBB, MI, DL, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Anderson8f2c8932007-12-31 06:32:00 +0000369 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +0000370 // Attempt to copy register that is not GPR or FPR
371 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +0000372 }
Owen Anderson9fa72d92008-08-26 18:03:31 +0000373
374 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +0000375}
376
Bill Wendling4eaadfb2008-03-10 22:49:16 +0000377bool
Dan Gohman221a4372008-07-07 23:14:23 +0000378PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
379 unsigned SrcReg, bool isKill,
Bill Wendling4eaadfb2008-03-10 22:49:16 +0000380 int FrameIdx,
381 const TargetRegisterClass *RC,
382 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerd2c680b2010-04-02 20:16:16 +0000383 DebugLoc DL;
Owen Anderson81875432008-01-01 21:11:32 +0000384 if (RC == PPC::GPRCRegisterClass) {
385 if (SrcReg != PPC::LR) {
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000386 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling2b739762009-05-13 21:33:08 +0000387 .addReg(SrcReg,
388 getKillRegState(isKill)),
Bill Wendling4eaadfb2008-03-10 22:49:16 +0000389 FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000390 } else {
391 // FIXME: this spills LR immediately to memory in one step. To do this,
392 // we use R11, which we know cannot be used in the prolog/epilog. This is
393 // a hack.
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000394 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
395 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling2b739762009-05-13 21:33:08 +0000396 .addReg(PPC::R11,
397 getKillRegState(isKill)),
Bill Wendling4eaadfb2008-03-10 22:49:16 +0000398 FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000399 }
400 } else if (RC == PPC::G8RCRegisterClass) {
401 if (SrcReg != PPC::LR8) {
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000402 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling2b739762009-05-13 21:33:08 +0000403 .addReg(SrcReg,
404 getKillRegState(isKill)),
405 FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000406 } else {
407 // FIXME: this spills LR immediately to memory in one step. To do this,
408 // we use R11, which we know cannot be used in the prolog/epilog. This is
409 // a hack.
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000410 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
411 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling2b739762009-05-13 21:33:08 +0000412 .addReg(PPC::X11,
413 getKillRegState(isKill)),
414 FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000415 }
416 } else if (RC == PPC::F8RCRegisterClass) {
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000417 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling2b739762009-05-13 21:33:08 +0000418 .addReg(SrcReg,
419 getKillRegState(isKill)),
420 FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000421 } else if (RC == PPC::F4RCRegisterClass) {
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000422 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling2b739762009-05-13 21:33:08 +0000423 .addReg(SrcReg,
424 getKillRegState(isKill)),
425 FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000426 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4eaadfb2008-03-10 22:49:16 +0000427 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
428 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
429 // FIXME (64-bit): Enable
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000430 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling2b739762009-05-13 21:33:08 +0000431 .addReg(SrcReg,
432 getKillRegState(isKill)),
Chris Lattner6734c3a2008-03-20 01:22:40 +0000433 FrameIdx));
Bill Wendlinga1877c52008-03-03 22:19:16 +0000434 return true;
435 } else {
Dale Johannesenb000c482010-02-12 21:35:34 +0000436 // FIXME: We need a scatch reg here. The trouble with using R0 is that
437 // it's possible for the stack frame to be so big the save location is
438 // out of range of immediate offsets, necessitating another register.
439 // We hack this on Darwin by reserving R2. It's probably broken on Linux
440 // at the moment.
441
442 // We need to store the CR in the low 4-bits of the saved value. First,
443 // issue a MFCR to save all of the CRBits.
444 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
445 PPC::R2 : PPC::R0;
446 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCR), ScratchReg));
Owen Anderson81875432008-01-01 21:11:32 +0000447
Bill Wendlinga1877c52008-03-03 22:19:16 +0000448 // If the saved register wasn't CR0, shift the bits left so that they are
449 // in CR0's slot.
450 if (SrcReg != PPC::CR0) {
451 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
Dale Johannesenb000c482010-02-12 21:35:34 +0000452 // rlwinm scratch, scratch, ShiftBits, 0, 31.
453 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
454 .addReg(ScratchReg).addImm(ShiftBits)
455 .addImm(0).addImm(31));
Bill Wendlinga1877c52008-03-03 22:19:16 +0000456 }
457
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000458 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenb000c482010-02-12 21:35:34 +0000459 .addReg(ScratchReg,
Bill Wendling2b739762009-05-13 21:33:08 +0000460 getKillRegState(isKill)),
Bill Wendlinga1877c52008-03-03 22:19:16 +0000461 FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000462 }
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000463 } else if (RC == PPC::CRBITRCRegisterClass) {
464 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
465 // backend currently only uses CR1EQ as an individual bit, this should
466 // not cause any bug. If we need other uses of CR bits, the following
467 // code may be invalid.
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000468 unsigned Reg = 0;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000469 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
470 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000471 Reg = PPC::CR0;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000472 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
473 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000474 Reg = PPC::CR1;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000475 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
476 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000477 Reg = PPC::CR2;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000478 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
479 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000480 Reg = PPC::CR3;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000481 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
482 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000483 Reg = PPC::CR4;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000484 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
485 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000486 Reg = PPC::CR5;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000487 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
488 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000489 Reg = PPC::CR6;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000490 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
491 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000492 Reg = PPC::CR7;
493
Dan Gohman221a4372008-07-07 23:14:23 +0000494 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000495 PPC::CRRCRegisterClass, NewMIs);
496
Owen Anderson81875432008-01-01 21:11:32 +0000497 } else if (RC == PPC::VRRCRegisterClass) {
498 // We don't have indexed addressing for vector loads. Emit:
499 // R0 = ADDI FI#
500 // STVX VAL, 0, R0
501 //
502 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000503 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Anderson81875432008-01-01 21:11:32 +0000504 FrameIdx, 0, 0));
Dale Johannesen77cce4d2009-02-12 23:08:38 +0000505 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling2b739762009-05-13 21:33:08 +0000506 .addReg(SrcReg, getKillRegState(isKill))
507 .addReg(PPC::R0)
508 .addReg(PPC::R0));
Owen Anderson81875432008-01-01 21:11:32 +0000509 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +0000510 llvm_unreachable("Unknown regclass!");
Owen Anderson81875432008-01-01 21:11:32 +0000511 }
Bill Wendlinga1877c52008-03-03 22:19:16 +0000512
513 return false;
Owen Anderson81875432008-01-01 21:11:32 +0000514}
515
516void
517PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlinga1877c52008-03-03 22:19:16 +0000518 MachineBasicBlock::iterator MI,
519 unsigned SrcReg, bool isKill, int FrameIdx,
520 const TargetRegisterClass *RC) const {
Dan Gohman221a4372008-07-07 23:14:23 +0000521 MachineFunction &MF = *MBB.getParent();
Owen Anderson81875432008-01-01 21:11:32 +0000522 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendlinga1877c52008-03-03 22:19:16 +0000523
Dan Gohman221a4372008-07-07 23:14:23 +0000524 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
525 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendlinga1877c52008-03-03 22:19:16 +0000526 FuncInfo->setSpillsCR();
527 }
528
Owen Anderson81875432008-01-01 21:11:32 +0000529 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
530 MBB.insert(MI, NewMIs[i]);
531}
532
Bill Wendling4eaadfb2008-03-10 22:49:16 +0000533void
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000534PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman221a4372008-07-07 23:14:23 +0000535 unsigned DestReg, int FrameIdx,
Bill Wendling4eaadfb2008-03-10 22:49:16 +0000536 const TargetRegisterClass *RC,
537 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Anderson81875432008-01-01 21:11:32 +0000538 if (RC == PPC::GPRCRegisterClass) {
539 if (DestReg != PPC::LR) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000540 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
541 DestReg), FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000542 } else {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000543 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
544 PPC::R11), FrameIdx));
545 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Anderson81875432008-01-01 21:11:32 +0000546 }
547 } else if (RC == PPC::G8RCRegisterClass) {
548 if (DestReg != PPC::LR8) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000549 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Anderson81875432008-01-01 21:11:32 +0000550 FrameIdx));
551 } else {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000552 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
553 PPC::R11), FrameIdx));
554 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Anderson81875432008-01-01 21:11:32 +0000555 }
556 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000557 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Anderson81875432008-01-01 21:11:32 +0000558 FrameIdx));
559 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000560 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Anderson81875432008-01-01 21:11:32 +0000561 FrameIdx));
562 } else if (RC == PPC::CRRCRegisterClass) {
Dale Johannesenb000c482010-02-12 21:35:34 +0000563 // FIXME: We need a scatch reg here. The trouble with using R0 is that
564 // it's possible for the stack frame to be so big the save location is
565 // out of range of immediate offsets, necessitating another register.
566 // We hack this on Darwin by reserving R2. It's probably broken on Linux
567 // at the moment.
568 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
569 PPC::R2 : PPC::R0;
570 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
571 ScratchReg), FrameIdx));
Owen Anderson81875432008-01-01 21:11:32 +0000572
573 // If the reloaded register isn't CR0, shift the bits right so that they are
574 // in the right CR's slot.
575 if (DestReg != PPC::CR0) {
576 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
577 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenb000c482010-02-12 21:35:34 +0000578 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
579 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
580 .addImm(31));
Owen Anderson81875432008-01-01 21:11:32 +0000581 }
582
Dale Johannesenb000c482010-02-12 21:35:34 +0000583 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
584 .addReg(ScratchReg));
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000585 } else if (RC == PPC::CRBITRCRegisterClass) {
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000586
587 unsigned Reg = 0;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000588 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
589 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000590 Reg = PPC::CR0;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000591 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
592 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000593 Reg = PPC::CR1;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000594 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
595 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000596 Reg = PPC::CR2;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000597 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
598 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000599 Reg = PPC::CR3;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000600 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
601 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000602 Reg = PPC::CR4;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000603 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
604 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000605 Reg = PPC::CR5;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000606 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
607 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000608 Reg = PPC::CR6;
Tilmann Schelleradb669f2009-07-03 06:47:55 +0000609 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
610 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000611 Reg = PPC::CR7;
612
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000613 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray51ed7a32008-03-10 17:46:45 +0000614 PPC::CRRCRegisterClass, NewMIs);
615
Owen Anderson81875432008-01-01 21:11:32 +0000616 } else if (RC == PPC::VRRCRegisterClass) {
617 // We don't have indexed addressing for vector loads. Emit:
618 // R0 = ADDI FI#
619 // Dest = LVX 0, R0
620 //
621 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000622 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Anderson81875432008-01-01 21:11:32 +0000623 FrameIdx, 0, 0));
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000624 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Anderson81875432008-01-01 21:11:32 +0000625 .addReg(PPC::R0));
626 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +0000627 llvm_unreachable("Unknown regclass!");
Owen Anderson81875432008-01-01 21:11:32 +0000628 }
629}
630
631void
632PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendlinga1877c52008-03-03 22:19:16 +0000633 MachineBasicBlock::iterator MI,
634 unsigned DestReg, int FrameIdx,
635 const TargetRegisterClass *RC) const {
Dan Gohman221a4372008-07-07 23:14:23 +0000636 MachineFunction &MF = *MBB.getParent();
Owen Anderson81875432008-01-01 21:11:32 +0000637 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerd2c680b2010-04-02 20:16:16 +0000638 DebugLoc DL;
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000639 if (MI != MBB.end()) DL = MI->getDebugLoc();
640 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Anderson81875432008-01-01 21:11:32 +0000641 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
642 MBB.insert(MI, NewMIs[i]);
643}
644
Owen Anderson9a184ef2008-01-07 01:35:02 +0000645/// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into
646/// copy instructions, turning them into load/store instructions.
Dan Gohmanedc83d62008-12-03 18:43:12 +0000647MachineInstr *PPCInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
648 MachineInstr *MI,
649 const SmallVectorImpl<unsigned> &Ops,
650 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +0000651 if (Ops.size() != 1) return NULL;
652
653 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
654 // it takes more than one instruction to store it.
655 unsigned Opc = MI->getOpcode();
656 unsigned OpNum = Ops[0];
657
658 MachineInstr *NewMI = NULL;
659 if ((Opc == PPC::OR &&
660 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
661 if (OpNum == 0) { // move -> store
662 unsigned InReg = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000663 bool isKill = MI->getOperand(1).isKill();
Evan Cheng65219822009-07-01 01:59:31 +0000664 bool isUndef = MI->getOperand(1).isUndef();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000665 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STW))
Evan Cheng65219822009-07-01 01:59:31 +0000666 .addReg(InReg,
667 getKillRegState(isKill) |
668 getUndefRegState(isUndef)),
Owen Anderson9a184ef2008-01-07 01:35:02 +0000669 FrameIndex);
670 } else { // move -> load
671 unsigned OutReg = MI->getOperand(0).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000672 bool isDead = MI->getOperand(0).isDead();
Evan Cheng65219822009-07-01 01:59:31 +0000673 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000674 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LWZ))
Bill Wendling2b739762009-05-13 21:33:08 +0000675 .addReg(OutReg,
676 RegState::Define |
Evan Cheng65219822009-07-01 01:59:31 +0000677 getDeadRegState(isDead) |
678 getUndefRegState(isUndef)),
Owen Anderson9a184ef2008-01-07 01:35:02 +0000679 FrameIndex);
680 }
681 } else if ((Opc == PPC::OR8 &&
682 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
683 if (OpNum == 0) { // move -> store
684 unsigned InReg = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000685 bool isKill = MI->getOperand(1).isKill();
Evan Cheng65219822009-07-01 01:59:31 +0000686 bool isUndef = MI->getOperand(1).isUndef();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000687 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STD))
Evan Cheng65219822009-07-01 01:59:31 +0000688 .addReg(InReg,
689 getKillRegState(isKill) |
690 getUndefRegState(isUndef)),
Owen Anderson9a184ef2008-01-07 01:35:02 +0000691 FrameIndex);
692 } else { // move -> load
693 unsigned OutReg = MI->getOperand(0).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000694 bool isDead = MI->getOperand(0).isDead();
Evan Cheng65219822009-07-01 01:59:31 +0000695 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000696 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LD))
Bill Wendling2b739762009-05-13 21:33:08 +0000697 .addReg(OutReg,
698 RegState::Define |
Evan Cheng65219822009-07-01 01:59:31 +0000699 getDeadRegState(isDead) |
700 getUndefRegState(isUndef)),
Evan Chenge52c1912008-07-03 09:09:37 +0000701 FrameIndex);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000702 }
Jakob Stoklund Olesen00da1ea2010-02-26 21:53:24 +0000703 } else if (Opc == PPC::FMR || Opc == PPC::FMRSD) {
Jakob Stoklund Olesen98172ee2010-02-26 21:09:24 +0000704 // The register may be F4RC or F8RC, and that determines the memory op.
705 unsigned OrigReg = MI->getOperand(OpNum).getReg();
706 // We cannot tell the register class from a physreg alone.
707 if (TargetRegisterInfo::isPhysicalRegister(OrigReg))
708 return NULL;
709 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(OrigReg);
710 const bool is64 = RC == PPC::F8RCRegisterClass;
711
Owen Anderson9a184ef2008-01-07 01:35:02 +0000712 if (OpNum == 0) { // move -> store
713 unsigned InReg = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000714 bool isKill = MI->getOperand(1).isKill();
Evan Cheng65219822009-07-01 01:59:31 +0000715 bool isUndef = MI->getOperand(1).isUndef();
Jakob Stoklund Olesen98172ee2010-02-26 21:09:24 +0000716 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(),
717 get(is64 ? PPC::STFD : PPC::STFS))
Evan Cheng65219822009-07-01 01:59:31 +0000718 .addReg(InReg,
719 getKillRegState(isKill) |
720 getUndefRegState(isUndef)),
Owen Anderson9a184ef2008-01-07 01:35:02 +0000721 FrameIndex);
722 } else { // move -> load
723 unsigned OutReg = MI->getOperand(0).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000724 bool isDead = MI->getOperand(0).isDead();
Evan Cheng65219822009-07-01 01:59:31 +0000725 bool isUndef = MI->getOperand(0).isUndef();
Jakob Stoklund Olesen98172ee2010-02-26 21:09:24 +0000726 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(),
727 get(is64 ? PPC::LFD : PPC::LFS))
Bill Wendling2b739762009-05-13 21:33:08 +0000728 .addReg(OutReg,
729 RegState::Define |
Evan Cheng65219822009-07-01 01:59:31 +0000730 getDeadRegState(isDead) |
731 getUndefRegState(isUndef)),
Evan Chenge52c1912008-07-03 09:09:37 +0000732 FrameIndex);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000733 }
734 }
735
Owen Anderson9a184ef2008-01-07 01:35:02 +0000736 return NewMI;
737}
738
Dan Gohman46b948e2008-10-16 01:49:15 +0000739bool PPCInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
740 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +0000741 if (Ops.size() != 1) return false;
742
743 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
744 // it takes more than one instruction to store it.
745 unsigned Opc = MI->getOpcode();
746
747 if ((Opc == PPC::OR &&
748 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
749 return true;
750 else if ((Opc == PPC::OR8 &&
751 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
752 return true;
Jakob Stoklund Olesen00da1ea2010-02-26 21:53:24 +0000753 else if (Opc == PPC::FMR || Opc == PPC::FMRSD)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000754 return true;
755
756 return false;
757}
758
Owen Anderson81875432008-01-01 21:11:32 +0000759
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760bool PPCInstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +0000761ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
763 // Leave the CR# the same, but invert the condition.
764 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
765 return false;
766}
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000767
768/// GetInstSize - Return the number of bytes of code the specified
769/// instruction may be. This returns the maximum number of bytes.
770///
771unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
772 switch (MI->getOpcode()) {
773 case PPC::INLINEASM: { // Inline Asm: Variable size.
774 const MachineFunction *MF = MI->getParent()->getParent();
775 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattner621c44d2009-08-22 20:48:53 +0000776 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000777 }
Dan Gohmanfa607c92008-07-01 00:05:16 +0000778 case PPC::DBG_LABEL:
779 case PPC::EH_LABEL:
780 case PPC::GC_LABEL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000781 return 0;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000782 default:
783 return 4; // PowerPC instructions are all 4 bytes
784 }
785}