blob: d1538f32c8e5224963b16a290c91d756bb1ffb67 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Evan Cheng27707472007-03-16 08:43:56 +000025#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000026#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/GlobalValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000034#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000036#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
39ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM), ARMPCLabelIndex(0) {
41 Subtarget = &TM.getSubtarget<ARMSubtarget>();
42
Evan Chengb1df8f22007-04-27 08:15:43 +000043 if (Subtarget->isTargetDarwin()) {
44 // Don't have these.
45 setLibcallName(RTLIB::UINTTOFP_I64_F32, NULL);
46 setLibcallName(RTLIB::UINTTOFP_I64_F64, NULL);
Evan Chenga8e29892007-01-19 07:51:42 +000047
Evan Chengb1df8f22007-04-27 08:15:43 +000048 // Uses VFP for Thumb libfuncs if available.
49 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
50 // Single-precision floating-point arithmetic.
51 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
52 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
53 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
54 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000055
Evan Chengb1df8f22007-04-27 08:15:43 +000056 // Double-precision floating-point arithmetic.
57 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
58 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
59 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
60 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000061
Evan Chengb1df8f22007-04-27 08:15:43 +000062 // Single-precision comparisons.
63 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
64 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
65 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
66 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
67 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
68 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
69 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
70 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000071
Evan Chengb1df8f22007-04-27 08:15:43 +000072 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
73 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
74 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
75 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
76 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
77 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
78 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
79 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000080
Evan Chengb1df8f22007-04-27 08:15:43 +000081 // Double-precision comparisons.
82 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
83 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
84 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
85 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
86 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
87 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
88 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
89 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000090
Evan Chengb1df8f22007-04-27 08:15:43 +000091 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
95 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
96 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
97 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
98 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +000099
Evan Chengb1df8f22007-04-27 08:15:43 +0000100 // Floating-point to integer conversions.
101 // i64 conversions are done via library routines even when generating VFP
102 // instructions, so use the same ones.
103 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
104 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
105 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
106 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Chengb1df8f22007-04-27 08:15:43 +0000108 // Conversions between floating types.
109 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
110 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
111
112 // Integer to floating-point conversions.
113 // i64 conversions are done via library routines even when generating VFP
114 // instructions, so use the same ones.
115 // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g.
116 // __floatunsidf vs. __floatunssidfvfp.
117 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
118 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
119 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
120 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
121 }
Evan Chenga8e29892007-01-19 07:51:42 +0000122 }
123
124 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000125 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000126 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
127 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Chris Lattnerddf89562008-01-17 19:59:44 +0000128
129 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000130 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000131 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000132
133 // ARM does not have f32 extending load.
134 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
135
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000136 // ARM does not have i1 sign extending load.
137 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
138
Evan Chenga8e29892007-01-19 07:51:42 +0000139 // ARM supports all 4 flavors of integer indexed load / store.
140 for (unsigned im = (unsigned)ISD::PRE_INC;
141 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
142 setIndexedLoadAction(im, MVT::i1, Legal);
143 setIndexedLoadAction(im, MVT::i8, Legal);
144 setIndexedLoadAction(im, MVT::i16, Legal);
145 setIndexedLoadAction(im, MVT::i32, Legal);
146 setIndexedStoreAction(im, MVT::i1, Legal);
147 setIndexedStoreAction(im, MVT::i8, Legal);
148 setIndexedStoreAction(im, MVT::i16, Legal);
149 setIndexedStoreAction(im, MVT::i32, Legal);
150 }
151
152 // i64 operation support.
153 if (Subtarget->isThumb()) {
154 setOperationAction(ISD::MUL, MVT::i64, Expand);
155 setOperationAction(ISD::MULHU, MVT::i32, Expand);
156 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000157 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
158 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000159 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000160 setOperationAction(ISD::MUL, MVT::i64, Expand);
161 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000162 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000163 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000164 }
165 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
166 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
167 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
168 setOperationAction(ISD::SRL, MVT::i64, Custom);
169 setOperationAction(ISD::SRA, MVT::i64, Custom);
170
171 // ARM does not have ROTL.
172 setOperationAction(ISD::ROTL, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
174 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000175 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000176 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
177
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000178 // Only ARMv6 has BSWAP.
179 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000180 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000181
Evan Chenga8e29892007-01-19 07:51:42 +0000182 // These are expanded into libcalls.
183 setOperationAction(ISD::SDIV, MVT::i32, Expand);
184 setOperationAction(ISD::UDIV, MVT::i32, Expand);
185 setOperationAction(ISD::SREM, MVT::i32, Expand);
186 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000187 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
188 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 // Support label based line numbers.
191 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
192 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
194 setOperationAction(ISD::RET, MVT::Other, Custom);
195 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000197 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000199
200 // Expand mem operations genericly.
201 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000202 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000203 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Duncan Sands36397f52007-07-27 12:58:54 +0000204
Evan Chenga8e29892007-01-19 07:51:42 +0000205 // Use the default implementation.
Nate Begeman48a65512008-02-04 21:44:06 +0000206 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000207 setOperationAction(ISD::VAARG , MVT::Other, Expand);
208 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
209 setOperationAction(ISD::VAEND , MVT::Other, Expand);
210 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
211 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
212 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000213 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000214
215 if (!Subtarget->hasV6Ops()) {
216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
217 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
218 }
219 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
220
Evan Chengb6ab2542007-01-31 08:40:13 +0000221 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000222 // Turn f64->i64 into FMRRD iff target supports vfp2.
223 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000224
225 // We want to custom lower some of our intrinsics.
226 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
227
Evan Chenga8e29892007-01-19 07:51:42 +0000228 setOperationAction(ISD::SETCC , MVT::i32, Expand);
229 setOperationAction(ISD::SETCC , MVT::f32, Expand);
230 setOperationAction(ISD::SETCC , MVT::f64, Expand);
231 setOperationAction(ISD::SELECT , MVT::i32, Expand);
232 setOperationAction(ISD::SELECT , MVT::f32, Expand);
233 setOperationAction(ISD::SELECT , MVT::f64, Expand);
234 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
235 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
236 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
237
238 setOperationAction(ISD::BRCOND , MVT::Other, Expand);
239 setOperationAction(ISD::BR_CC , MVT::i32, Custom);
240 setOperationAction(ISD::BR_CC , MVT::f32, Custom);
241 setOperationAction(ISD::BR_CC , MVT::f64, Custom);
242 setOperationAction(ISD::BR_JT , MVT::Other, Custom);
243
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000244 // We don't support sin/cos/fmod/copysign/pow
Evan Chenga8e29892007-01-19 07:51:42 +0000245 setOperationAction(ISD::FSIN , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FCOS , MVT::f64, Expand);
249 setOperationAction(ISD::FREM , MVT::f64, Expand);
250 setOperationAction(ISD::FREM , MVT::f32, Expand);
251 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
252 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000253 setOperationAction(ISD::FPOW , MVT::f64, Expand);
254 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000255
256 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
257 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
258 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
259 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
260 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
261
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000262 // We have target-specific dag combine patterns for the following nodes:
263 // ARMISD::FMRRD - No need to call setTargetDAGCombine
264
Evan Chenga8e29892007-01-19 07:51:42 +0000265 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000266 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000267 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000268 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000269
270 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chenga8e29892007-01-19 07:51:42 +0000271}
272
273
274const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
275 switch (Opcode) {
276 default: return 0;
277 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000278 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
279 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000280 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000281 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
282 case ARMISD::tCALL: return "ARMISD::tCALL";
283 case ARMISD::BRCOND: return "ARMISD::BRCOND";
284 case ARMISD::BR_JT: return "ARMISD::BR_JT";
285 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
286 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
287 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000288 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000289 case ARMISD::CMPFP: return "ARMISD::CMPFP";
290 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
291 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
292 case ARMISD::CMOV: return "ARMISD::CMOV";
293 case ARMISD::CNEG: return "ARMISD::CNEG";
294
295 case ARMISD::FTOSI: return "ARMISD::FTOSI";
296 case ARMISD::FTOUI: return "ARMISD::FTOUI";
297 case ARMISD::SITOF: return "ARMISD::SITOF";
298 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
301 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
302 case ARMISD::RRX: return "ARMISD::RRX";
303
304 case ARMISD::FMRRD: return "ARMISD::FMRRD";
305 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000306
307 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000308 }
309}
310
311//===----------------------------------------------------------------------===//
312// Lowering Code
313//===----------------------------------------------------------------------===//
314
315
316/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
317static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
318 switch (CC) {
319 default: assert(0 && "Unknown condition code!");
320 case ISD::SETNE: return ARMCC::NE;
321 case ISD::SETEQ: return ARMCC::EQ;
322 case ISD::SETGT: return ARMCC::GT;
323 case ISD::SETGE: return ARMCC::GE;
324 case ISD::SETLT: return ARMCC::LT;
325 case ISD::SETLE: return ARMCC::LE;
326 case ISD::SETUGT: return ARMCC::HI;
327 case ISD::SETUGE: return ARMCC::HS;
328 case ISD::SETULT: return ARMCC::LO;
329 case ISD::SETULE: return ARMCC::LS;
330 }
331}
332
333/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
334/// returns true if the operands should be inverted to form the proper
335/// comparison.
336static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
337 ARMCC::CondCodes &CondCode2) {
338 bool Invert = false;
339 CondCode2 = ARMCC::AL;
340 switch (CC) {
341 default: assert(0 && "Unknown FP condition!");
342 case ISD::SETEQ:
343 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
344 case ISD::SETGT:
345 case ISD::SETOGT: CondCode = ARMCC::GT; break;
346 case ISD::SETGE:
347 case ISD::SETOGE: CondCode = ARMCC::GE; break;
348 case ISD::SETOLT: CondCode = ARMCC::MI; break;
349 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
350 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
351 case ISD::SETO: CondCode = ARMCC::VC; break;
352 case ISD::SETUO: CondCode = ARMCC::VS; break;
353 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
354 case ISD::SETUGT: CondCode = ARMCC::HI; break;
355 case ISD::SETUGE: CondCode = ARMCC::PL; break;
356 case ISD::SETLT:
357 case ISD::SETULT: CondCode = ARMCC::LT; break;
358 case ISD::SETLE:
359 case ISD::SETULE: CondCode = ARMCC::LE; break;
360 case ISD::SETNE:
361 case ISD::SETUNE: CondCode = ARMCC::NE; break;
362 }
363 return Invert;
364}
365
366static void
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000367HowToPassArgument(MVT::ValueType ObjectVT, unsigned NumGPRs,
368 unsigned StackOffset, unsigned &NeededGPRs,
369 unsigned &NeededStackSize, unsigned &GPRPad,
370 unsigned &StackPad, unsigned Flags) {
371 NeededStackSize = 0;
372 NeededGPRs = 0;
373 StackPad = 0;
374 GPRPad = 0;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000375 unsigned align = (Flags >> ISD::ParamFlags::OrigAlignmentOffs);
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000376 GPRPad = NumGPRs % ((align + 3)/4);
377 StackPad = StackOffset % align;
378 unsigned firstGPR = NumGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000379 switch (ObjectVT) {
380 default: assert(0 && "Unhandled argument type!");
381 case MVT::i32:
382 case MVT::f32:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000383 if (firstGPR < 4)
384 NeededGPRs = 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000385 else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000386 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000387 break;
388 case MVT::i64:
389 case MVT::f64:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000390 if (firstGPR < 3)
391 NeededGPRs = 2;
392 else if (firstGPR == 3) {
393 NeededGPRs = 1;
394 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000395 } else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000396 NeededStackSize = 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000397 }
398}
399
Evan Chengfc403422007-02-03 08:53:01 +0000400/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
401/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
402/// nodes.
Evan Chenga8e29892007-01-19 07:51:42 +0000403SDOperand ARMTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
404 MVT::ValueType RetVT= Op.Val->getValueType(0);
405 SDOperand Chain = Op.getOperand(0);
406 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
407 assert((CallConv == CallingConv::C ||
Evan Chenga8e29892007-01-19 07:51:42 +0000408 CallConv == CallingConv::Fast) && "unknown calling convention");
409 SDOperand Callee = Op.getOperand(4);
410 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
411 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
412 unsigned NumGPRs = 0; // GPRs used for parameter passing.
413
414 // Count how many bytes are to be pushed on the stack.
415 unsigned NumBytes = 0;
416
417 // Add up all the space actually used.
418 for (unsigned i = 0; i < NumOps; ++i) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000419 unsigned ObjSize;
420 unsigned ObjGPRs;
421 unsigned StackPad;
422 unsigned GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000423 MVT::ValueType ObjectVT = Op.getOperand(5+2*i).getValueType();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000424 unsigned Flags = Op.getConstantOperandVal(5+2*i+1);
425 HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize,
426 GPRPad, StackPad, Flags);
427 NumBytes += ObjSize + StackPad;
428 NumGPRs += ObjGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000429 }
430
431 // Adjust the stack pointer for the new arguments...
432 // These operations are automatically eliminated by the prolog/epilog pass
433 Chain = DAG.getCALLSEQ_START(Chain,
434 DAG.getConstant(NumBytes, MVT::i32));
435
436 SDOperand StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
437
438 static const unsigned GPRArgRegs[] = {
439 ARM::R0, ARM::R1, ARM::R2, ARM::R3
440 };
441
442 NumGPRs = 0;
443 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
444 std::vector<SDOperand> MemOpChains;
445 for (unsigned i = 0; i != NumOps; ++i) {
446 SDOperand Arg = Op.getOperand(5+2*i);
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000447 unsigned Flags = Op.getConstantOperandVal(5+2*i+1);
Evan Chenga8e29892007-01-19 07:51:42 +0000448 MVT::ValueType ArgVT = Arg.getValueType();
449
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000450 unsigned ObjSize;
451 unsigned ObjGPRs;
452 unsigned GPRPad;
453 unsigned StackPad;
454 HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs,
455 ObjSize, GPRPad, StackPad, Flags);
456 NumGPRs += GPRPad;
457 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000458 if (ObjGPRs > 0) {
459 switch (ArgVT) {
460 default: assert(0 && "Unexpected ValueType for argument!");
461 case MVT::i32:
462 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg));
463 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000464 case MVT::f32:
Evan Chenga8e29892007-01-19 07:51:42 +0000465 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs],
466 DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg)));
467 break;
468 case MVT::i64: {
469 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
470 DAG.getConstant(0, getPointerTy()));
471 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
472 DAG.getConstant(1, getPointerTy()));
473 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo));
474 if (ObjGPRs == 2)
475 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi));
476 else {
477 SDOperand PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
478 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
479 MemOpChains.push_back(DAG.getStore(Chain, Hi, PtrOff, NULL, 0));
480 }
481 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000482 }
Evan Chenga8e29892007-01-19 07:51:42 +0000483 case MVT::f64: {
484 SDOperand Cvt = DAG.getNode(ARMISD::FMRRD,
485 DAG.getVTList(MVT::i32, MVT::i32),
486 &Arg, 1);
487 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt));
488 if (ObjGPRs == 2)
489 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1],
490 Cvt.getValue(1)));
491 else {
492 SDOperand PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
493 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
494 MemOpChains.push_back(DAG.getStore(Chain, Cvt.getValue(1), PtrOff,
495 NULL, 0));
496 }
497 break;
498 }
499 }
500 } else {
501 assert(ObjSize != 0);
502 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
503 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
504 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
505 }
506
507 NumGPRs += ObjGPRs;
508 ArgOffset += ObjSize;
509 }
510
511 if (!MemOpChains.empty())
512 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
513 &MemOpChains[0], MemOpChains.size());
514
515 // Build a sequence of copy-to-reg nodes chained together with token chain
516 // and flag operands which copy the outgoing args into the appropriate regs.
517 SDOperand InFlag;
518 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
519 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
520 InFlag);
521 InFlag = Chain.getValue(1);
522 }
523
524 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
525 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
526 // node so that legalize doesn't hack it.
527 bool isDirect = false;
528 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000529 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000530 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
531 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000532 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000533 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000534 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000535 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000536 getTargetMachine().getRelocationModel() != Reloc::Static;
537 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000538 // ARM call to a local ARM function is predicable.
539 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000540 // tBX takes a register source operand.
541 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
542 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
543 ARMCP::CPStub, 4);
544 SDOperand CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
545 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
546 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
547 SDOperand PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
548 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
549 } else
550 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000551 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000552 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000553 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000554 getTargetMachine().getRelocationModel() != Reloc::Static;
555 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000556 // tBX takes a register source operand.
557 const char *Sym = S->getSymbol();
558 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
559 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
560 ARMCP::CPStub, 4);
561 SDOperand CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
562 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
563 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
564 SDOperand PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
565 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
566 } else
567 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000568 }
569
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000570 // FIXME: handle tail calls differently.
571 unsigned CallOpc;
572 if (Subtarget->isThumb()) {
573 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
574 CallOpc = ARMISD::CALL_NOLINK;
575 else
576 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
577 } else {
578 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000579 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
580 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000581 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000582 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
583 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000584 Chain = DAG.getCopyToReg(Chain, ARM::LR,
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000585 DAG.getNode(ISD::UNDEF, MVT::i32), InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000586 InFlag = Chain.getValue(1);
587 }
588
Evan Chenga8e29892007-01-19 07:51:42 +0000589 std::vector<MVT::ValueType> NodeTys;
590 NodeTys.push_back(MVT::Other); // Returns a chain
591 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
592
593 std::vector<SDOperand> Ops;
594 Ops.push_back(Chain);
595 Ops.push_back(Callee);
596
597 // Add argument registers to the end of the list so that they are known live
598 // into the call.
599 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
600 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
601 RegsToPass[i].second.getValueType()));
602
Evan Chenga8e29892007-01-19 07:51:42 +0000603 if (InFlag.Val)
604 Ops.push_back(InFlag);
605 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
606 InFlag = Chain.getValue(1);
607
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000608 Chain = DAG.getCALLSEQ_END(Chain,
609 DAG.getConstant(NumBytes, MVT::i32),
610 DAG.getConstant(0, MVT::i32),
611 InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000612 if (RetVT != MVT::Other)
613 InFlag = Chain.getValue(1);
614
615 std::vector<SDOperand> ResultVals;
616 NodeTys.clear();
617
618 // If the call has results, copy the values out of the ret val registers.
619 switch (RetVT) {
620 default: assert(0 && "Unexpected ret value!");
621 case MVT::Other:
622 break;
623 case MVT::i32:
624 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
625 ResultVals.push_back(Chain.getValue(0));
626 if (Op.Val->getValueType(1) == MVT::i32) {
627 // Returns a i64 value.
628 Chain = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32,
629 Chain.getValue(2)).getValue(1);
630 ResultVals.push_back(Chain.getValue(0));
631 NodeTys.push_back(MVT::i32);
632 }
633 NodeTys.push_back(MVT::i32);
634 break;
635 case MVT::f32:
636 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
637 ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f32,
638 Chain.getValue(0)));
639 NodeTys.push_back(MVT::f32);
640 break;
641 case MVT::f64: {
642 SDOperand Lo = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
643 SDOperand Hi = DAG.getCopyFromReg(Lo, ARM::R1, MVT::i32, Lo.getValue(2));
644 ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi));
645 NodeTys.push_back(MVT::f64);
646 break;
647 }
648 }
649
650 NodeTys.push_back(MVT::Other);
651
652 if (ResultVals.empty())
653 return Chain;
654
655 ResultVals.push_back(Chain);
656 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
657 ResultVals.size());
658 return Res.getValue(Op.ResNo);
659}
660
661static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
662 SDOperand Copy;
663 SDOperand Chain = Op.getOperand(0);
664 switch(Op.getNumOperands()) {
665 default:
666 assert(0 && "Do not know how to return this many arguments!");
667 abort();
668 case 1: {
669 SDOperand LR = DAG.getRegister(ARM::LR, MVT::i32);
670 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
671 }
672 case 3:
673 Op = Op.getOperand(1);
674 if (Op.getValueType() == MVT::f32) {
675 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
676 } else if (Op.getValueType() == MVT::f64) {
Chris Lattner65a33232007-10-18 06:17:07 +0000677 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
678 // available.
679 Op = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), &Op,1);
680 SDOperand Sign = DAG.getConstant(0, MVT::i32);
681 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op, Sign,
682 Op.getValue(1), Sign);
Evan Chenga8e29892007-01-19 07:51:42 +0000683 }
684 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op, SDOperand());
Chris Lattner84bc5422007-12-31 04:13:23 +0000685 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
686 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
Evan Chenga8e29892007-01-19 07:51:42 +0000687 break;
688 case 5:
689 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
690 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
691 // If we haven't noted the R0+R1 are live out, do so now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000692 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
693 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
694 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
Evan Chenga8e29892007-01-19 07:51:42 +0000695 }
696 break;
697 }
698
699 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
700 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
701}
702
703// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
704// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
705// one of the above mentioned nodes. It has to be wrapped because otherwise
706// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
707// be used to form addressing mode. These wrapped nodes will be selected
Evan Cheng9f6636f2007-03-19 07:48:02 +0000708// into MOVi.
Evan Chenga8e29892007-01-19 07:51:42 +0000709static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
710 MVT::ValueType PtrVT = Op.getValueType();
711 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
712 SDOperand Res;
713 if (CP->isMachineConstantPoolEntry())
714 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
715 CP->getAlignment());
716 else
717 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
718 CP->getAlignment());
719 return DAG.getNode(ARMISD::Wrapper, MVT::i32, Res);
720}
721
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000722// Lower ISD::GlobalTLSAddress using the "general dynamic" model
723SDOperand
724ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
725 SelectionDAG &DAG) {
726 MVT::ValueType PtrVT = getPointerTy();
727 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
728 ARMConstantPoolValue *CPV =
729 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
730 PCAdj, "tlsgd", true);
731 SDOperand Argument = DAG.getTargetConstantPool(CPV, PtrVT, 2);
732 Argument = DAG.getNode(ARMISD::Wrapper, MVT::i32, Argument);
733 Argument = DAG.getLoad(PtrVT, DAG.getEntryNode(), Argument, NULL, 0);
734 SDOperand Chain = Argument.getValue(1);
735
736 SDOperand PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
737 Argument = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Argument, PICLabel);
738
739 // call __tls_get_addr.
740 ArgListTy Args;
741 ArgListEntry Entry;
742 Entry.Node = Argument;
743 Entry.Ty = (const Type *) Type::Int32Ty;
744 Args.push_back(Entry);
745 std::pair<SDOperand, SDOperand> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +0000746 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000747 CallingConv::C, false,
748 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG);
749 return CallResult.first;
750}
751
752// Lower ISD::GlobalTLSAddress using the "initial exec" or
753// "local exec" model.
754SDOperand
755ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
756 SelectionDAG &DAG) {
757 GlobalValue *GV = GA->getGlobal();
758 SDOperand Offset;
759 SDOperand Chain = DAG.getEntryNode();
760 MVT::ValueType PtrVT = getPointerTy();
761 // Get the Thread Pointer
762 SDOperand ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
763
764 if (GV->isDeclaration()){
765 // initial exec model
766 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
767 ARMConstantPoolValue *CPV =
768 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
769 PCAdj, "gottpoff", true);
770 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
771 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
772 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
773 Chain = Offset.getValue(1);
774
775 SDOperand PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
776 Offset = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Offset, PICLabel);
777
778 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
779 } else {
780 // local exec model
781 ARMConstantPoolValue *CPV =
782 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
783 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
784 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
785 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
786 }
787
788 // The address of the thread local variable is the add of the thread
789 // pointer with the offset of the variable.
790 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
791}
792
793SDOperand
794ARMTargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
795 // TODO: implement the "local dynamic" model
796 assert(Subtarget->isTargetELF() &&
797 "TLS not implemented for non-ELF targets");
798 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
799 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
800 // otherwise use the "Local Exec" TLS Model
801 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
802 return LowerToTLSGeneralDynamicModel(GA, DAG);
803 else
804 return LowerToTLSExecModels(GA, DAG);
805}
806
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000807SDOperand ARMTargetLowering::LowerGlobalAddressELF(SDOperand Op,
808 SelectionDAG &DAG) {
809 MVT::ValueType PtrVT = getPointerTy();
810 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
811 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
812 if (RelocM == Reloc::PIC_) {
Lauro Ramos Venancio5d3d44a2007-05-14 23:20:21 +0000813 bool UseGOTOFF = GV->hasInternalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000814 ARMConstantPoolValue *CPV =
815 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
816 SDOperand CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
817 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
818 SDOperand Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
819 SDOperand Chain = Result.getValue(1);
820 SDOperand GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PtrVT);
821 Result = DAG.getNode(ISD::ADD, PtrVT, Result, GOT);
822 if (!UseGOTOFF)
823 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
824 return Result;
825 } else {
826 SDOperand CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
827 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
828 return DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
829 }
830}
831
Evan Chenga8e29892007-01-19 07:51:42 +0000832/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000833/// even in non-static mode.
834static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
835 return RelocM != Reloc::Static &&
836 (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
Gabor Greifa99be512007-07-05 17:07:56 +0000837 (GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode()));
Evan Chenga8e29892007-01-19 07:51:42 +0000838}
839
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000840SDOperand ARMTargetLowering::LowerGlobalAddressDarwin(SDOperand Op,
841 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +0000842 MVT::ValueType PtrVT = getPointerTy();
843 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
844 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000845 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Evan Chenga8e29892007-01-19 07:51:42 +0000846 SDOperand CPAddr;
847 if (RelocM == Reloc::Static)
848 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
849 else {
850 unsigned PCAdj = (RelocM != Reloc::PIC_)
851 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +0000852 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
853 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000854 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000855 Kind, PCAdj);
Evan Chenga8e29892007-01-19 07:51:42 +0000856 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
857 }
858 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
859
860 SDOperand Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
861 SDOperand Chain = Result.getValue(1);
862
863 if (RelocM == Reloc::PIC_) {
864 SDOperand PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
865 Result = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
866 }
867 if (IsIndirect)
868 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
869
870 return Result;
871}
872
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000873SDOperand ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDOperand Op,
874 SelectionDAG &DAG){
875 assert(Subtarget->isTargetELF() &&
876 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
877 MVT::ValueType PtrVT = getPointerTy();
878 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
879 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
880 ARMPCLabelIndex,
881 ARMCP::CPValue, PCAdj);
882 SDOperand CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
883 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
884 SDOperand Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
885 SDOperand PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
886 return DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
887}
888
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000889static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
890 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
891 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
892 switch (IntNo) {
893 default: return SDOperand(); // Don't custom lower most intrinsics.
894 case Intrinsic::arm_thread_pointer:
895 return DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
896 }
897}
898
Evan Chenga8e29892007-01-19 07:51:42 +0000899static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
900 unsigned VarArgsFrameIndex) {
901 // vastart just stores the address of the VarArgsFrameIndex slot into the
902 // memory location argument.
903 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
904 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +0000905 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
906 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000907}
908
909static SDOperand LowerFORMAL_ARGUMENT(SDOperand Op, SelectionDAG &DAG,
Nate Begemanbf1caa92008-02-12 22:54:40 +0000910 unsigned ArgNo, unsigned &NumGPRs,
911 unsigned &ArgOffset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000912 MachineFunction &MF = DAG.getMachineFunction();
913 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
914 SDOperand Root = Op.getOperand(0);
915 std::vector<SDOperand> ArgValues;
Chris Lattner84bc5422007-12-31 04:13:23 +0000916 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000917
918 static const unsigned GPRArgRegs[] = {
919 ARM::R0, ARM::R1, ARM::R2, ARM::R3
920 };
921
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000922 unsigned ObjSize;
923 unsigned ObjGPRs;
924 unsigned GPRPad;
925 unsigned StackPad;
926 unsigned Flags = Op.getConstantOperandVal(ArgNo + 3);
927 HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs,
928 ObjSize, GPRPad, StackPad, Flags);
929 NumGPRs += GPRPad;
930 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000931
932 SDOperand ArgValue;
933 if (ObjGPRs == 1) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000934 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
935 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000936 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
937 if (ObjectVT == MVT::f32)
938 ArgValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, ArgValue);
939 } else if (ObjGPRs == 2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000940 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
941 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000942 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
943
Chris Lattner84bc5422007-12-31 04:13:23 +0000944 VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
945 RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000946 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, VReg, MVT::i32);
947
Chris Lattner27a6c732007-11-24 07:07:01 +0000948 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
949 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000950 }
951 NumGPRs += ObjGPRs;
952
953 if (ObjSize) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000954 MachineFrameInfo *MFI = MF.getFrameInfo();
955 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
956 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
957 if (ObjGPRs == 0)
958 ArgValue = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
959 else {
960 SDOperand ArgValue2 = DAG.getLoad(MVT::i32, Root, FIN, NULL, 0);
961 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
962 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000963 }
964
965 ArgOffset += ObjSize; // Move on to the next argument.
966 }
967
968 return ArgValue;
969}
970
971SDOperand
972ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
973 std::vector<SDOperand> ArgValues;
974 SDOperand Root = Op.getOperand(0);
975 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
976 unsigned NumGPRs = 0; // GPRs used for parameter passing.
Evan Chenga8e29892007-01-19 07:51:42 +0000977
978 unsigned NumArgs = Op.Val->getNumValues()-1;
979 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo)
Nate Begemanbf1caa92008-02-12 22:54:40 +0000980 ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo,
Evan Chenga8e29892007-01-19 07:51:42 +0000981 NumGPRs, ArgOffset));
982
983 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
984 if (isVarArg) {
985 static const unsigned GPRArgRegs[] = {
986 ARM::R0, ARM::R1, ARM::R2, ARM::R3
987 };
988
989 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +0000990 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000991 MachineFrameInfo *MFI = MF.getFrameInfo();
992 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +0000993 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
994 unsigned VARegSize = (4 - NumGPRs) * 4;
995 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000996 if (VARegSaveSize) {
997 // If this function is vararg, store any remaining integer argument regs
998 // to their spots on the stack so that they may be loaded by deferencing
999 // the result of va_next.
1000 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001001 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1002 VARegSaveSize - VARegSize);
Evan Chenga8e29892007-01-19 07:51:42 +00001003 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
1004
1005 SmallVector<SDOperand, 4> MemOps;
1006 for (; NumGPRs < 4; ++NumGPRs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001007 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
1008 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +00001009 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1010 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1011 MemOps.push_back(Store);
1012 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1013 DAG.getConstant(4, getPointerTy()));
1014 }
1015 if (!MemOps.empty())
1016 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1017 &MemOps[0], MemOps.size());
1018 } else
1019 // This will point to the next argument passed via stack.
1020 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1021 }
1022
1023 ArgValues.push_back(Root);
1024
1025 // Return the new list of results.
1026 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1027 Op.Val->value_end());
1028 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
1029}
1030
1031/// isFloatingPointZero - Return true if this is +0.0.
1032static bool isFloatingPointZero(SDOperand Op) {
1033 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001034 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001035 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
1036 // Maybe this has already been legalized into the constant pool?
1037 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
1038 SDOperand WrapperOp = Op.getOperand(1).getOperand(0);
1039 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1040 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001041 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001042 }
1043 }
1044 return false;
1045}
1046
Evan Cheng9a2ef952007-02-02 01:53:26 +00001047static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001048 return ( isThumb && (C & ~255U) == 0) ||
1049 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1050}
1051
1052/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1053/// the given operands.
1054static SDOperand getARMCmp(SDOperand LHS, SDOperand RHS, ISD::CondCode CC,
1055 SDOperand &ARMCC, SelectionDAG &DAG, bool isThumb) {
1056 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.Val)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001057 unsigned C = RHSC->getValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001058 if (!isLegalCmpImmediate(C, isThumb)) {
1059 // Constant does not fit, try adjusting it by one?
1060 switch (CC) {
1061 default: break;
1062 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001063 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001064 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001065 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1066 RHS = DAG.getConstant(C-1, MVT::i32);
1067 }
1068 break;
1069 case ISD::SETULT:
1070 case ISD::SETUGE:
1071 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1072 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001073 RHS = DAG.getConstant(C-1, MVT::i32);
1074 }
1075 break;
1076 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001077 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001078 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001079 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1080 RHS = DAG.getConstant(C+1, MVT::i32);
1081 }
1082 break;
1083 case ISD::SETULE:
1084 case ISD::SETUGT:
1085 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1086 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001087 RHS = DAG.getConstant(C+1, MVT::i32);
1088 }
1089 break;
1090 }
1091 }
1092 }
1093
1094 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001095 ARMISD::NodeType CompareType;
1096 switch (CondCode) {
1097 default:
1098 CompareType = ARMISD::CMP;
1099 break;
1100 case ARMCC::EQ:
1101 case ARMCC::NE:
1102 case ARMCC::MI:
1103 case ARMCC::PL:
1104 // Uses only N and Z Flags
1105 CompareType = ARMISD::CMPNZ;
1106 break;
1107 }
Evan Chenga8e29892007-01-19 07:51:42 +00001108 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001109 return DAG.getNode(CompareType, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001110}
1111
1112/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
1113static SDOperand getVFPCmp(SDOperand LHS, SDOperand RHS, SelectionDAG &DAG) {
1114 SDOperand Cmp;
1115 if (!isFloatingPointZero(RHS))
1116 Cmp = DAG.getNode(ARMISD::CMPFP, MVT::Flag, LHS, RHS);
1117 else
1118 Cmp = DAG.getNode(ARMISD::CMPFPw0, MVT::Flag, LHS);
1119 return DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
1120}
1121
1122static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG,
1123 const ARMSubtarget *ST) {
1124 MVT::ValueType VT = Op.getValueType();
1125 SDOperand LHS = Op.getOperand(0);
1126 SDOperand RHS = Op.getOperand(1);
1127 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1128 SDOperand TrueVal = Op.getOperand(2);
1129 SDOperand FalseVal = Op.getOperand(3);
1130
1131 if (LHS.getValueType() == MVT::i32) {
1132 SDOperand ARMCC;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001133 SDOperand CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001134 SDOperand Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001135 return DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001136 }
1137
1138 ARMCC::CondCodes CondCode, CondCode2;
1139 if (FPCCToARMCC(CC, CondCode, CondCode2))
1140 std::swap(TrueVal, FalseVal);
1141
1142 SDOperand ARMCC = DAG.getConstant(CondCode, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001143 SDOperand CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001144 SDOperand Cmp = getVFPCmp(LHS, RHS, DAG);
1145 SDOperand Result = DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001146 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001147 if (CondCode2 != ARMCC::AL) {
1148 SDOperand ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
1149 // FIXME: Needs another CMP because flag can have but one use.
1150 SDOperand Cmp2 = getVFPCmp(LHS, RHS, DAG);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001151 Result = DAG.getNode(ARMISD::CMOV, VT, Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001152 }
1153 return Result;
1154}
1155
1156static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG,
1157 const ARMSubtarget *ST) {
1158 SDOperand Chain = Op.getOperand(0);
1159 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
1160 SDOperand LHS = Op.getOperand(2);
1161 SDOperand RHS = Op.getOperand(3);
1162 SDOperand Dest = Op.getOperand(4);
1163
1164 if (LHS.getValueType() == MVT::i32) {
1165 SDOperand ARMCC;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001166 SDOperand CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001167 SDOperand Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001168 return DAG.getNode(ARMISD::BRCOND, MVT::Other, Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001169 }
1170
1171 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1172 ARMCC::CondCodes CondCode, CondCode2;
1173 if (FPCCToARMCC(CC, CondCode, CondCode2))
1174 // Swap the LHS/RHS of the comparison if needed.
1175 std::swap(LHS, RHS);
1176
1177 SDOperand Cmp = getVFPCmp(LHS, RHS, DAG);
1178 SDOperand ARMCC = DAG.getConstant(CondCode, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001179 SDOperand CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001180 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001181 SDOperand Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
1182 SDOperand Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001183 if (CondCode2 != ARMCC::AL) {
1184 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001185 SDOperand Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
1186 Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001187 }
1188 return Res;
1189}
1190
1191SDOperand ARMTargetLowering::LowerBR_JT(SDOperand Op, SelectionDAG &DAG) {
1192 SDOperand Chain = Op.getOperand(0);
1193 SDOperand Table = Op.getOperand(1);
1194 SDOperand Index = Op.getOperand(2);
1195
1196 MVT::ValueType PTy = getPointerTy();
1197 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1198 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
1199 SDOperand UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1200 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
1201 Table = DAG.getNode(ARMISD::WrapperJT, MVT::i32, JTI, UId);
1202 Index = DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(4, PTy));
1203 SDOperand Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
1204 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Evan Chenge2446c62007-06-26 18:31:22 +00001205 Addr = DAG.getLoad(isPIC ? (MVT::ValueType)MVT::i32 : PTy,
1206 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001207 Chain = Addr.getValue(1);
1208 if (isPIC)
1209 Addr = DAG.getNode(ISD::ADD, PTy, Addr, Table);
1210 return DAG.getNode(ARMISD::BR_JT, MVT::Other, Chain, Addr, JTI, UId);
1211}
1212
1213static SDOperand LowerFP_TO_INT(SDOperand Op, SelectionDAG &DAG) {
1214 unsigned Opc =
1215 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
1216 Op = DAG.getNode(Opc, MVT::f32, Op.getOperand(0));
1217 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
1218}
1219
1220static SDOperand LowerINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1221 MVT::ValueType VT = Op.getValueType();
1222 unsigned Opc =
1223 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1224
1225 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
1226 return DAG.getNode(Opc, VT, Op);
1227}
1228
1229static SDOperand LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
1230 // Implement fcopysign with a fabs and a conditional fneg.
1231 SDOperand Tmp0 = Op.getOperand(0);
1232 SDOperand Tmp1 = Op.getOperand(1);
1233 MVT::ValueType VT = Op.getValueType();
1234 MVT::ValueType SrcVT = Tmp1.getValueType();
1235 SDOperand AbsVal = DAG.getNode(ISD::FABS, VT, Tmp0);
1236 SDOperand Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG);
1237 SDOperand ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001238 SDOperand CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1239 return DAG.getNode(ARMISD::CNEG, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001240}
1241
Rafael Espindola7b73a5d2007-10-19 14:35:17 +00001242SDOperand ARMTargetLowering::LowerMEMCPYInline(SDOperand Chain,
1243 SDOperand Dest,
1244 SDOperand Source,
1245 unsigned Size,
1246 unsigned Align,
1247 SelectionDAG &DAG) {
Evan Cheng4102eb52007-10-22 22:11:27 +00001248 // Do repeated 4-byte loads and stores. To be improved.
1249 assert((Align & 3) == 0 && "Expected 4-byte aligned addresses!");
1250 unsigned BytesLeft = Size & 3;
Rafael Espindola7b73a5d2007-10-19 14:35:17 +00001251 unsigned NumMemOps = Size >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001252 unsigned EmittedNumMemOps = 0;
1253 unsigned SrcOff = 0, DstOff = 0;
1254 MVT::ValueType VT = MVT::i32;
1255 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001256 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001257 const unsigned MAX_LOADS_IN_LDM = 6;
Evan Cheng4102eb52007-10-22 22:11:27 +00001258 SDOperand TFOps[MAX_LOADS_IN_LDM];
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001259 SDOperand Loads[MAX_LOADS_IN_LDM];
1260
Evan Cheng4102eb52007-10-22 22:11:27 +00001261 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1262 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001263 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001264 while (EmittedNumMemOps < NumMemOps) {
1265 for (i = 0;
1266 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001267 Loads[i] = DAG.getLoad(VT, Chain,
Evan Cheng4102eb52007-10-22 22:11:27 +00001268 DAG.getNode(ISD::ADD, MVT::i32, Source,
1269 DAG.getConstant(SrcOff, MVT::i32)),
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001270 NULL, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00001271 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001272 SrcOff += VTSize;
1273 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001274 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001275
Evan Cheng4102eb52007-10-22 22:11:27 +00001276 for (i = 0;
1277 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
1278 TFOps[i] = DAG.getStore(Chain, Loads[i],
1279 DAG.getNode(ISD::ADD, MVT::i32, Dest,
1280 DAG.getConstant(DstOff, MVT::i32)),
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001281 NULL, 0);
1282 DstOff += VTSize;
1283 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001284 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1285
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001286 EmittedNumMemOps += i;
1287 }
1288
Evan Cheng4102eb52007-10-22 22:11:27 +00001289 if (BytesLeft == 0)
1290 return Chain;
1291
1292 // Issue loads / stores for the trailing (1 - 3) bytes.
1293 unsigned BytesLeftSave = BytesLeft;
1294 i = 0;
1295 while (BytesLeft) {
1296 if (BytesLeft >= 2) {
1297 VT = MVT::i16;
1298 VTSize = 2;
1299 } else {
1300 VT = MVT::i8;
1301 VTSize = 1;
1302 }
1303
1304 Loads[i] = DAG.getLoad(VT, Chain,
1305 DAG.getNode(ISD::ADD, MVT::i32, Source,
1306 DAG.getConstant(SrcOff, MVT::i32)),
1307 NULL, 0);
1308 TFOps[i] = Loads[i].getValue(1);
1309 ++i;
1310 SrcOff += VTSize;
1311 BytesLeft -= VTSize;
1312 }
1313 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1314
1315 i = 0;
1316 BytesLeft = BytesLeftSave;
1317 while (BytesLeft) {
1318 if (BytesLeft >= 2) {
1319 VT = MVT::i16;
1320 VTSize = 2;
1321 } else {
1322 VT = MVT::i8;
1323 VTSize = 1;
1324 }
1325
1326 TFOps[i] = DAG.getStore(Chain, Loads[i],
1327 DAG.getNode(ISD::ADD, MVT::i32, Dest,
1328 DAG.getConstant(DstOff, MVT::i32)),
1329 NULL, 0);
1330 ++i;
1331 DstOff += VTSize;
1332 BytesLeft -= VTSize;
1333 }
1334 return DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001335}
1336
Chris Lattner27a6c732007-11-24 07:07:01 +00001337static SDNode *ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
1338 // Turn f64->i64 into FMRRD.
1339 assert(N->getValueType(0) == MVT::i64 &&
1340 N->getOperand(0).getValueType() == MVT::f64);
1341
1342 SDOperand Op = N->getOperand(0);
1343 SDOperand Cvt = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32),
1344 &Op, 1);
1345
1346 // Merge the pieces into a single i64 value.
1347 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Cvt, Cvt.getValue(1)).Val;
1348}
1349
1350static SDNode *ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
1351 assert(N->getValueType(0) == MVT::i64 &&
1352 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1353 "Unknown shift to lower!");
1354
1355 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1356 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
1357 cast<ConstantSDNode>(N->getOperand(1))->getValue() != 1)
1358 return 0;
1359
1360 // If we are in thumb mode, we don't have RRX.
1361 if (ST->isThumb()) return 0;
1362
1363 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
1364 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
1365 DAG.getConstant(0, MVT::i32));
1366 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
1367 DAG.getConstant(1, MVT::i32));
1368
1369 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1370 // captures the result into a carry flag.
1371 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
1372 Hi = DAG.getNode(Opc, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
1373
1374 // The low part is an ARMISD::RRX operand, which shifts the carry in.
1375 Lo = DAG.getNode(ARMISD::RRX, MVT::i32, Lo, Hi.getValue(1));
1376
1377 // Merge the pieces into a single i64 value.
1378 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi).Val;
1379}
1380
1381
Evan Chenga8e29892007-01-19 07:51:42 +00001382SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
1383 switch (Op.getOpcode()) {
1384 default: assert(0 && "Don't know how to custom lower this!"); abort();
1385 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001386 case ISD::GlobalAddress:
1387 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1388 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001389 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001390 case ISD::CALL: return LowerCALL(Op, DAG);
1391 case ISD::RET: return LowerRET(Op, DAG);
1392 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1393 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1394 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1395 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1396 case ISD::SINT_TO_FP:
1397 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1398 case ISD::FP_TO_SINT:
1399 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1400 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001401 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001402 case ISD::RETURNADDR: break;
1403 case ISD::FRAMEADDR: break;
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001404 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Rafael Espindolae0703c82007-10-31 14:39:58 +00001405 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001406 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001407
1408
1409 // FIXME: Remove these when LegalizeDAGTypes lands.
1410 case ISD::BIT_CONVERT: return SDOperand(ExpandBIT_CONVERT(Op.Val, DAG), 0);
1411 case ISD::SRL:
1412 case ISD::SRA: return SDOperand(ExpandSRx(Op.Val, DAG,Subtarget),0);
Evan Chenga8e29892007-01-19 07:51:42 +00001413 }
Nate Begemanbcc5f362007-01-29 22:58:52 +00001414 return SDOperand();
Evan Chenga8e29892007-01-19 07:51:42 +00001415}
1416
Chris Lattner27a6c732007-11-24 07:07:01 +00001417
1418/// ExpandOperationResult - Provide custom lowering hooks for expanding
1419/// operations.
1420SDNode *ARMTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
1421 switch (N->getOpcode()) {
1422 default: assert(0 && "Don't know how to custom expand this!"); abort();
1423 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(N, DAG);
1424 case ISD::SRL:
1425 case ISD::SRA: return ExpandSRx(N, DAG, Subtarget);
1426 }
1427}
1428
1429
Evan Chenga8e29892007-01-19 07:51:42 +00001430//===----------------------------------------------------------------------===//
1431// ARM Scheduler Hooks
1432//===----------------------------------------------------------------------===//
1433
1434MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001435ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chenga8e29892007-01-19 07:51:42 +00001436 MachineBasicBlock *BB) {
1437 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1438 switch (MI->getOpcode()) {
1439 default: assert(false && "Unexpected instr type to insert");
1440 case ARM::tMOVCCr: {
1441 // To "insert" a SELECT_CC instruction, we actually have to insert the
1442 // diamond control-flow pattern. The incoming instruction knows the
1443 // destination vreg to set, the condition code register to branch on, the
1444 // true/false values to select between, and a branch opcode to use.
1445 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1446 ilist<MachineBasicBlock>::iterator It = BB;
1447 ++It;
1448
1449 // thisMBB:
1450 // ...
1451 // TrueVal = ...
1452 // cmpTY ccX, r1, r2
1453 // bCC copy1MBB
1454 // fallthrough --> copy0MBB
1455 MachineBasicBlock *thisMBB = BB;
1456 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1457 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1458 BuildMI(BB, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001459 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001460 MachineFunction *F = BB->getParent();
1461 F->getBasicBlockList().insert(It, copy0MBB);
1462 F->getBasicBlockList().insert(It, sinkMBB);
1463 // Update machine-CFG edges by first adding all successors of the current
1464 // block to the new block which will contain the Phi node for the select.
1465 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1466 e = BB->succ_end(); i != e; ++i)
1467 sinkMBB->addSuccessor(*i);
1468 // Next, remove all successors of the current block, and add the true
1469 // and fallthrough blocks as its successors.
1470 while(!BB->succ_empty())
1471 BB->removeSuccessor(BB->succ_begin());
1472 BB->addSuccessor(copy0MBB);
1473 BB->addSuccessor(sinkMBB);
1474
1475 // copy0MBB:
1476 // %FalseValue = ...
1477 // # fallthrough to sinkMBB
1478 BB = copy0MBB;
1479
1480 // Update machine-CFG edges
1481 BB->addSuccessor(sinkMBB);
1482
1483 // sinkMBB:
1484 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1485 // ...
1486 BB = sinkMBB;
1487 BuildMI(BB, TII->get(ARM::PHI), MI->getOperand(0).getReg())
1488 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1489 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1490
1491 delete MI; // The pseudo instruction is gone now.
1492 return BB;
1493 }
1494 }
1495}
1496
1497//===----------------------------------------------------------------------===//
1498// ARM Optimization Hooks
1499//===----------------------------------------------------------------------===//
1500
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001501/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
1502static SDOperand PerformFMRRDCombine(SDNode *N,
1503 TargetLowering::DAGCombinerInfo &DCI) {
1504 // fmrrd(fmdrr x, y) -> x,y
1505 SDOperand InDouble = N->getOperand(0);
1506 if (InDouble.getOpcode() == ARMISD::FMDRR)
1507 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
1508 return SDOperand();
1509}
1510
1511SDOperand ARMTargetLowering::PerformDAGCombine(SDNode *N,
1512 DAGCombinerInfo &DCI) const {
1513 switch (N->getOpcode()) {
1514 default: break;
1515 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1516 }
1517
1518 return SDOperand();
1519}
1520
1521
Evan Chengb01fad62007-03-12 23:30:29 +00001522/// isLegalAddressImmediate - Return true if the integer value can be used
1523/// as the offset of the target addressing mode for load / store of the
1524/// given type.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001525static bool isLegalAddressImmediate(int64_t V, MVT::ValueType VT,
1526 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001527 if (V == 0)
1528 return true;
1529
Evan Chengb01fad62007-03-12 23:30:29 +00001530 if (Subtarget->isThumb()) {
1531 if (V < 0)
1532 return false;
1533
1534 unsigned Scale = 1;
1535 switch (VT) {
1536 default: return false;
1537 case MVT::i1:
1538 case MVT::i8:
1539 // Scale == 1;
1540 break;
1541 case MVT::i16:
1542 // Scale == 2;
1543 Scale = 2;
1544 break;
1545 case MVT::i32:
1546 // Scale == 4;
1547 Scale = 4;
1548 break;
1549 }
1550
1551 if ((V & (Scale - 1)) != 0)
1552 return false;
1553 V /= Scale;
1554 return V == V & ((1LL << 5) - 1);
1555 }
1556
1557 if (V < 0)
1558 V = - V;
1559 switch (VT) {
1560 default: return false;
1561 case MVT::i1:
1562 case MVT::i8:
1563 case MVT::i32:
1564 // +- imm12
1565 return V == V & ((1LL << 12) - 1);
1566 case MVT::i16:
1567 // +- imm8
1568 return V == V & ((1LL << 8) - 1);
1569 case MVT::f32:
1570 case MVT::f64:
1571 if (!Subtarget->hasVFP2())
1572 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001573 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001574 return false;
1575 V >>= 2;
1576 return V == V & ((1LL << 8) - 1);
1577 }
Evan Chenga8e29892007-01-19 07:51:42 +00001578}
1579
Chris Lattner37caf8c2007-04-09 23:33:39 +00001580/// isLegalAddressingMode - Return true if the addressing mode represented
1581/// by AM is legal for this target, for a load/store of the specified type.
1582bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1583 const Type *Ty) const {
1584 if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty), Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001585 return false;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001586
1587 // Can never fold addr of global into load/store.
1588 if (AM.BaseGV)
1589 return false;
1590
1591 switch (AM.Scale) {
1592 case 0: // no scale reg, must be "r+i" or "r", or "i".
1593 break;
1594 case 1:
1595 if (Subtarget->isThumb())
1596 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001597 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001598 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001599 // ARM doesn't support any R+R*scale+imm addr modes.
1600 if (AM.BaseOffs)
1601 return false;
1602
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001603 int Scale = AM.Scale;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001604 switch (getValueType(Ty)) {
1605 default: return false;
1606 case MVT::i1:
1607 case MVT::i8:
1608 case MVT::i32:
1609 case MVT::i64:
1610 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1611 // ldrd / strd are used, then its address mode is same as i16.
1612 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001613 if (Scale < 0) Scale = -Scale;
1614 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001615 return true;
1616 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001617 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001618 case MVT::i16:
1619 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001620 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001621 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001622 return false;
1623
Chris Lattner37caf8c2007-04-09 23:33:39 +00001624 case MVT::isVoid:
1625 // Note, we allow "void" uses (basically, uses that aren't loads or
1626 // stores), because arm allows folding a scale into many arithmetic
1627 // operations. This should be made more precise and revisited later.
Chris Lattnerb2c594f2007-04-03 00:13:57 +00001628
Chris Lattner37caf8c2007-04-09 23:33:39 +00001629 // Allow r << imm, but the imm has to be a multiple of two.
1630 if (AM.Scale & 1) return false;
1631 return isPowerOf2_32(AM.Scale);
1632 }
1633 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001634 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001635 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001636}
1637
Chris Lattner37caf8c2007-04-09 23:33:39 +00001638
Evan Chenga8e29892007-01-19 07:51:42 +00001639static bool getIndexedAddressParts(SDNode *Ptr, MVT::ValueType VT,
1640 bool isSEXTLoad, SDOperand &Base,
1641 SDOperand &Offset, bool &isInc,
1642 SelectionDAG &DAG) {
1643 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1644 return false;
1645
1646 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1647 // AddressingMode 3
1648 Base = Ptr->getOperand(0);
1649 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
1650 int RHSC = (int)RHS->getValue();
1651 if (RHSC < 0 && RHSC > -256) {
1652 isInc = false;
1653 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1654 return true;
1655 }
1656 }
1657 isInc = (Ptr->getOpcode() == ISD::ADD);
1658 Offset = Ptr->getOperand(1);
1659 return true;
1660 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
1661 // AddressingMode 2
1662 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
1663 int RHSC = (int)RHS->getValue();
1664 if (RHSC < 0 && RHSC > -0x1000) {
1665 isInc = false;
1666 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1667 Base = Ptr->getOperand(0);
1668 return true;
1669 }
1670 }
1671
1672 if (Ptr->getOpcode() == ISD::ADD) {
1673 isInc = true;
1674 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
1675 if (ShOpcVal != ARM_AM::no_shift) {
1676 Base = Ptr->getOperand(1);
1677 Offset = Ptr->getOperand(0);
1678 } else {
1679 Base = Ptr->getOperand(0);
1680 Offset = Ptr->getOperand(1);
1681 }
1682 return true;
1683 }
1684
1685 isInc = (Ptr->getOpcode() == ISD::ADD);
1686 Base = Ptr->getOperand(0);
1687 Offset = Ptr->getOperand(1);
1688 return true;
1689 }
1690
1691 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
1692 return false;
1693}
1694
1695/// getPreIndexedAddressParts - returns true by value, base pointer and
1696/// offset pointer and addressing mode by reference if the node's address
1697/// can be legally represented as pre-indexed load / store address.
1698bool
1699ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
1700 SDOperand &Offset,
1701 ISD::MemIndexedMode &AM,
1702 SelectionDAG &DAG) {
1703 if (Subtarget->isThumb())
1704 return false;
1705
1706 MVT::ValueType VT;
1707 SDOperand Ptr;
1708 bool isSEXTLoad = false;
1709 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1710 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001711 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001712 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1713 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1714 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001715 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001716 } else
1717 return false;
1718
1719 bool isInc;
1720 bool isLegal = getIndexedAddressParts(Ptr.Val, VT, isSEXTLoad, Base, Offset,
1721 isInc, DAG);
1722 if (isLegal) {
1723 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
1724 return true;
1725 }
1726 return false;
1727}
1728
1729/// getPostIndexedAddressParts - returns true by value, base pointer and
1730/// offset pointer and addressing mode by reference if this node can be
1731/// combined with a load / store to form a post-indexed load / store.
1732bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
1733 SDOperand &Base,
1734 SDOperand &Offset,
1735 ISD::MemIndexedMode &AM,
1736 SelectionDAG &DAG) {
1737 if (Subtarget->isThumb())
1738 return false;
1739
1740 MVT::ValueType VT;
1741 SDOperand Ptr;
1742 bool isSEXTLoad = false;
1743 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001744 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001745 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1746 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001747 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001748 } else
1749 return false;
1750
1751 bool isInc;
1752 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
1753 isInc, DAG);
1754 if (isLegal) {
1755 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
1756 return true;
1757 }
1758 return false;
1759}
1760
1761void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001762 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001763 APInt &KnownZero,
1764 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001765 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001766 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001767 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001768 switch (Op.getOpcode()) {
1769 default: break;
1770 case ARMISD::CMOV: {
1771 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00001772 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001773 if (KnownZero == 0 && KnownOne == 0) return;
1774
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001775 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00001776 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
1777 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001778 KnownZero &= KnownZeroRHS;
1779 KnownOne &= KnownOneRHS;
1780 return;
1781 }
1782 }
1783}
1784
1785//===----------------------------------------------------------------------===//
1786// ARM Inline Assembly Support
1787//===----------------------------------------------------------------------===//
1788
1789/// getConstraintType - Given a constraint letter, return the type of
1790/// constraint it is for this target.
1791ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001792ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
1793 if (Constraint.size() == 1) {
1794 switch (Constraint[0]) {
1795 default: break;
1796 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001797 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00001798 }
Evan Chenga8e29892007-01-19 07:51:42 +00001799 }
Chris Lattner4234f572007-03-25 02:14:49 +00001800 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00001801}
1802
1803std::pair<unsigned, const TargetRegisterClass*>
1804ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
1805 MVT::ValueType VT) const {
1806 if (Constraint.size() == 1) {
1807 // GCC RS6000 Constraint Letters
1808 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001809 case 'l':
1810 // FIXME: in thumb mode, 'l' is only low-regs.
1811 // FALL THROUGH.
1812 case 'r':
1813 return std::make_pair(0U, ARM::GPRRegisterClass);
1814 case 'w':
1815 if (VT == MVT::f32)
1816 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00001817 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001818 return std::make_pair(0U, ARM::DPRRegisterClass);
1819 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001820 }
1821 }
1822 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1823}
1824
1825std::vector<unsigned> ARMTargetLowering::
1826getRegClassForInlineAsmConstraint(const std::string &Constraint,
1827 MVT::ValueType VT) const {
1828 if (Constraint.size() != 1)
1829 return std::vector<unsigned>();
1830
1831 switch (Constraint[0]) { // GCC ARM Constraint Letters
1832 default: break;
1833 case 'l':
1834 case 'r':
1835 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
1836 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
1837 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
1838 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001839 case 'w':
1840 if (VT == MVT::f32)
1841 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
1842 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
1843 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
1844 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
1845 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
1846 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
1847 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
1848 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
1849 if (VT == MVT::f64)
1850 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1851 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
1852 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
1853 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
1854 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001855 }
1856
1857 return std::vector<unsigned>();
1858}