blob: 58e16334f34d03a9cedbb6378293636c9c1dd47f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMBaseInstrInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000019#include "ARMRegisterInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000020#include "ARMSubtarget.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000021#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000022
23namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000024 class ARMSubtarget;
25
David Goodwinb50ea5c2009-07-02 22:18:33 +000026class ARMInstrInfo : public ARMBaseInstrInfo {
27 ARMRegisterInfo RI;
Chris Lattnerd90183d2009-08-02 05:20:37 +000028 const ARMSubtarget &Subtarget;
David Goodwinb50ea5c2009-07-02 22:18:33 +000029public:
30 explicit ARMInstrInfo(const ARMSubtarget &STI);
31
David Goodwin334c2642009-07-08 16:09:28 +000032 // Return the non-pre/post incrementing version of 'Opc'. Return 0
33 // if there is not such an opcode.
34 unsigned getUnindexedOpcode(unsigned Opc) const;
35
David Goodwin334c2642009-07-08 16:09:28 +000036 // Return true if the block does not fall through.
37 bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
38
David Goodwinb50ea5c2009-07-02 22:18:33 +000039 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
40 /// such, whenever a client has an instance of instruction info, it should
41 /// always be able to get register info as well (through this method).
42 ///
43 const ARMRegisterInfo &getRegisterInfo() const { return RI; }
44
45 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Evan Cheng37844532009-07-16 09:20:10 +000046 unsigned DestReg, unsigned SubIdx,
47 const MachineInstr *Orig) const;
Chris Lattnerd90183d2009-08-02 05:20:37 +000048
49 virtual unsigned getInlineAsmLength(const char *Str,
50 const TargetAsmInfo &TAI) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051};
52
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053}
54
55#endif