blob: f6d171b367abb9074b6780bac124a7ce4c6c829d [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
16
17#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000018#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsTargetMachine.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
37const char *MipsTargetLowering::
38getTargetNodeName(unsigned Opcode) const
39{
40 switch (Opcode)
41 {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000042 case MipsISD::JmpLink : return "MipsISD::JmpLink";
43 case MipsISD::Hi : return "MipsISD::Hi";
44 case MipsISD::Lo : return "MipsISD::Lo";
45 case MipsISD::GPRel : return "MipsISD::GPRel";
46 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000047 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000048 case MipsISD::SelectCC : return "MipsISD::SelectCC";
49 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
50 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
51 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000052 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000053 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054 }
55}
56
57MipsTargetLowering::
58MipsTargetLowering(MipsTargetMachine &TM): TargetLowering(TM)
59{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000060 Subtarget = &TM.getSubtarget<MipsSubtarget>();
61
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062 // Mips does not have i1 type, so use i32 for
63 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000064 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000065
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000066 // JumpTable targets must use GOT when using PIC_
67 setUsesGlobalOffsetTable(true);
68
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000069 // Set up the register classes
70 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000071 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000073 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000074 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075 if (!Subtarget->isFP64bit())
76 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000077
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +000078 // Legal fp constants
79 addLegalFPImmediate(APFloat(+0.0f));
80
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000081 // Load extented operations for i1 types must be promoted
Evan Cheng03294662008-10-14 21:26:46 +000082 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000085
Eli Friedman6055a6a2009-07-17 04:07:24 +000086 // MIPS doesn't have extending float->double load/store
Eli Friedman10a36592009-07-17 02:28:12 +000087 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Eli Friedman6055a6a2009-07-17 04:07:24 +000088 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000089
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000090 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000091 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000092 // we don't want this, since the fpcmp result goes to a flag register,
93 // which is used implicitly by brcond and select operations.
94 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
95
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000096 // Mips Custom Operations
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +000097 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
98 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
99 setOperationAction(ISD::RET, MVT::Other, Custom);
100 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
101 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
102 setOperationAction(ISD::SELECT, MVT::f32, Custom);
Eli Friedman6314ac22009-06-16 06:40:59 +0000103 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000104 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000105 setOperationAction(ISD::SETCC, MVT::f32, Custom);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000106 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000107 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
108 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000109 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000110
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000111 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
112 // with operands comming from setcc fp comparions. This is necessary since
113 // the result from these setcc are in a flag registers (FCR31).
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000114 setOperationAction(ISD::AND, MVT::i32, Custom);
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000115 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000116
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000117 // Operations not directly supported by Mips.
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000118 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
119 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
120 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000121 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
122 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
123 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000124 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
125 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000126 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000127 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000128 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
129 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
130 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Bruno Cardoso Lopes7bd71822008-07-31 18:50:54 +0000131 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000132 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000133 setOperationAction(ISD::FSIN, MVT::f32, Expand);
134 setOperationAction(ISD::FCOS, MVT::f32, Expand);
135 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
136 setOperationAction(ISD::FPOW, MVT::f32, Expand);
137 setOperationAction(ISD::FLOG, MVT::f32, Expand);
138 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
139 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
140 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000141
142 // We don't have line number support yet.
143 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
144 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
145 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
146 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
147
148 // Use the default for now
149 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
150 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
151 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000152
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000153 if (Subtarget->isSingleFloat())
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000154 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000155
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000156 if (!Subtarget->hasSEInReg()) {
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000157 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
159 }
160
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000161 if (!Subtarget->hasBitCount())
162 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
163
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000164 if (!Subtarget->hasSwap())
165 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
166
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000167 setStackPointerRegisterToSaveRestore(Mips::SP);
168 computeRegisterProperties();
169}
170
Duncan Sands5480c042009-01-01 15:52:00 +0000171MVT MipsTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000172 return MVT::i32;
173}
174
Bill Wendlingb4202b82009-07-01 18:50:55 +0000175/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000176unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
177 return 2;
178}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000179
Dan Gohman475871a2008-07-27 21:46:04 +0000180SDValue MipsTargetLowering::
181LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000182{
183 switch (Op.getOpcode())
184 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000185 case ISD::AND: return LowerANDOR(Op, DAG);
186 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
187 case ISD::CALL: return LowerCALL(Op, DAG);
188 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
189 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
190 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000191 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000192 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
193 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
194 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
195 case ISD::OR: return LowerANDOR(Op, DAG);
196 case ISD::RET: return LowerRET(Op, DAG);
197 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000198 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000199 }
Dan Gohman475871a2008-07-27 21:46:04 +0000200 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000201}
202
203//===----------------------------------------------------------------------===//
204// Lower helper functions
205//===----------------------------------------------------------------------===//
206
207// AddLiveIn - This helper function adds the specified physical register to the
208// MachineFunction as a live in value. It also creates a corresponding
209// virtual register for it.
210static unsigned
211AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
212{
213 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000214 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
215 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000216 return VReg;
217}
218
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000219// Get fp branch code (not opcode) from condition code.
220static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
221 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
222 return Mips::BRANCH_T;
223
224 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
225 return Mips::BRANCH_F;
226
227 return Mips::BRANCH_INVALID;
228}
229
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000230static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
231 switch(BC) {
232 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000233 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000234 case Mips::BRANCH_T : return Mips::BC1T;
235 case Mips::BRANCH_F : return Mips::BC1F;
236 case Mips::BRANCH_TL : return Mips::BC1TL;
237 case Mips::BRANCH_FL : return Mips::BC1FL;
238 }
239}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000240
241static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
242 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000243 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000244 case ISD::SETEQ:
245 case ISD::SETOEQ: return Mips::FCOND_EQ;
246 case ISD::SETUNE: return Mips::FCOND_OGL;
247 case ISD::SETLT:
248 case ISD::SETOLT: return Mips::FCOND_OLT;
249 case ISD::SETGT:
250 case ISD::SETOGT: return Mips::FCOND_OGT;
251 case ISD::SETLE:
252 case ISD::SETOLE: return Mips::FCOND_OLE;
253 case ISD::SETGE:
254 case ISD::SETOGE: return Mips::FCOND_OGE;
255 case ISD::SETULT: return Mips::FCOND_ULT;
256 case ISD::SETULE: return Mips::FCOND_ULE;
257 case ISD::SETUGT: return Mips::FCOND_UGT;
258 case ISD::SETUGE: return Mips::FCOND_UGE;
259 case ISD::SETUO: return Mips::FCOND_UN;
260 case ISD::SETO: return Mips::FCOND_OR;
261 case ISD::SETNE:
262 case ISD::SETONE: return Mips::FCOND_NEQ;
263 case ISD::SETUEQ: return Mips::FCOND_UEQ;
264 }
265}
266
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000267MachineBasicBlock *
268MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000269 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000270 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
271 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000272 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000273
274 switch (MI->getOpcode()) {
275 default: assert(false && "Unexpected instr type to insert");
276 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000277 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000278 case Mips::Select_FCC_D32:
279 isFPCmp = true; // FALL THROUGH
280 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000281 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000282 case Mips::Select_CC_D32: {
283 // To "insert" a SELECT_CC instruction, we actually have to insert the
284 // diamond control-flow pattern. The incoming instruction knows the
285 // destination vreg to set, the condition code register to branch on, the
286 // true/false values to select between, and a branch opcode to use.
287 const BasicBlock *LLVM_BB = BB->getBasicBlock();
288 MachineFunction::iterator It = BB;
289 ++It;
290
291 // thisMBB:
292 // ...
293 // TrueVal = ...
294 // setcc r1, r2, r3
295 // bNE r1, r0, copy1MBB
296 // fallthrough --> copy0MBB
297 MachineBasicBlock *thisMBB = BB;
298 MachineFunction *F = BB->getParent();
299 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
300 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
301
302 // Emit the right instruction according to the type of the operands compared
303 if (isFPCmp) {
304 // Find the condiction code present in the setcc operation.
305 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
306 // Get the branch opcode from the branch code.
307 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000308 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000309 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000310 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000311 .addReg(Mips::ZERO).addMBB(sinkMBB);
312
313 F->insert(It, copy0MBB);
314 F->insert(It, sinkMBB);
315 // Update machine-CFG edges by first adding all successors of the current
316 // block to the new block which will contain the Phi node for the select.
317 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
318 e = BB->succ_end(); i != e; ++i)
319 sinkMBB->addSuccessor(*i);
320 // Next, remove all successors of the current block, and add the true
321 // and fallthrough blocks as its successors.
322 while(!BB->succ_empty())
323 BB->removeSuccessor(BB->succ_begin());
324 BB->addSuccessor(copy0MBB);
325 BB->addSuccessor(sinkMBB);
326
327 // copy0MBB:
328 // %FalseValue = ...
329 // # fallthrough to sinkMBB
330 BB = copy0MBB;
331
332 // Update machine-CFG edges
333 BB->addSuccessor(sinkMBB);
334
335 // sinkMBB:
336 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
337 // ...
338 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000339 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000340 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
341 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
342
343 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
344 return BB;
345 }
346 }
347}
348
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000349//===----------------------------------------------------------------------===//
350// Misc Lower Operation implementation
351//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000352
Dan Gohman475871a2008-07-27 21:46:04 +0000353SDValue MipsTargetLowering::
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000354LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG)
355{
356 if (!Subtarget->isMips1())
357 return Op;
358
359 MachineFunction &MF = DAG.getMachineFunction();
360 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
361
362 SDValue Chain = DAG.getEntryNode();
363 DebugLoc dl = Op.getDebugLoc();
364 SDValue Src = Op.getOperand(0);
365
366 // Set the condition register
367 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
368 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
369 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
370
371 SDValue Cst = DAG.getConstant(3, MVT::i32);
372 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
373 Cst = DAG.getConstant(2, MVT::i32);
374 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
375
376 SDValue InFlag(0, 0);
377 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
378
379 // Emit the round instruction and bit convert to integer
380 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
381 Src, CondReg.getValue(1));
382 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
383 return BitCvt;
384}
385
386SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000387LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
388{
389 SDValue Chain = Op.getOperand(0);
390 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000391 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000392
393 // Get a reference from Mips stack pointer
Dale Johannesena05dca42009-02-04 23:02:30 +0000394 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000395
396 // Subtract the dynamic size from the actual stack size to
397 // obtain the new stack size.
Dale Johannesena05dca42009-02-04 23:02:30 +0000398 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000399
400 // The Sub result contains the new stack start address, so it
401 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000402 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000403
404 // This node always has two return values: a new stack pointer
405 // value and a chain
406 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000407 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000408}
409
410SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000411LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000412{
413 SDValue LHS = Op.getOperand(0);
414 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000415 DebugLoc dl = Op.getDebugLoc();
416
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000417 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
418 return Op;
419
420 SDValue True = DAG.getConstant(1, MVT::i32);
421 SDValue False = DAG.getConstant(0, MVT::i32);
422
Dale Johannesende064702009-02-06 21:50:26 +0000423 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000424 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000425 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000426 RHS, True, False, RHS.getOperand(2));
427
Dale Johannesende064702009-02-06 21:50:26 +0000428 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000429}
430
431SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000432LowerBRCOND(SDValue Op, SelectionDAG &DAG)
433{
434 // The first operand is the chain, the second is the condition, the third is
435 // the block to branch to if the condition is true.
436 SDValue Chain = Op.getOperand(0);
437 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000438 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000439
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000440 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000441 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000442
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000443 SDValue CondRes = Op.getOperand(1);
444 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000445 Mips::CondCode CC =
446 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000447 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
448
Dale Johannesende064702009-02-06 21:50:26 +0000449 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000450 Dest, CondRes);
451}
452
453SDValue MipsTargetLowering::
454LowerSETCC(SDValue Op, SelectionDAG &DAG)
455{
456 // The operands to this are the left and right operands to compare (ops #0,
457 // and #1) and the condition code to compare them with (op #2) as a
458 // CondCodeSDNode.
459 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000460 SDValue RHS = Op.getOperand(1);
461 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000462
463 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
464
Dale Johannesende064702009-02-06 21:50:26 +0000465 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000466 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
467}
468
469SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000470LowerSELECT(SDValue Op, SelectionDAG &DAG)
471{
472 SDValue Cond = Op.getOperand(0);
473 SDValue True = Op.getOperand(1);
474 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000475 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000476
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000477 // if the incomming condition comes from a integer compare, the select
478 // operation must be SelectCC or a conditional move if the subtarget
479 // supports it.
480 if (Cond.getOpcode() != MipsISD::FPCmp) {
481 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
482 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000483 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000484 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000485 }
486
487 // if the incomming condition comes from fpcmp, the select
488 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000489 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000490 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000491 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000492}
493
494SDValue MipsTargetLowering::
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000495LowerGlobalAddress(SDValue Op, SelectionDAG &DAG)
496{
Dale Johannesende064702009-02-06 21:50:26 +0000497 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000498 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000499 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
500 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
501
502 if (!Subtarget->hasABICall()) {
Dan Gohmanfc166572009-04-09 23:54:40 +0000503 SDVTList VTs = DAG.getVTList(MVT::i32);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000504 // %hi/%lo relocation
Chris Lattnerd94061f2009-07-24 03:14:35 +0000505 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000506 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
507 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000508
509 } else { // Abicall relocations, TODO: make this cleaner.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000510 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
511 DAG.getEntryNode(), GA, NULL, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000512 // On functions and global targets not internal linked only
513 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000514 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000515 return ResNode;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000516 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
517 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000518 }
519
Torok Edwinc23197a2009-07-14 16:55:14 +0000520 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000521 return SDValue(0,0);
522}
523
524SDValue MipsTargetLowering::
525LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
526{
Torok Edwinc23197a2009-07-14 16:55:14 +0000527 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000528 return SDValue(); // Not reached
529}
530
531SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000532LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000533{
Dan Gohman475871a2008-07-27 21:46:04 +0000534 SDValue ResNode;
535 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000536 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000537 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000538
Duncan Sands83ec4b62008-06-06 12:08:01 +0000539 MVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000540 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000541 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000542
543 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohmanfc166572009-04-09 23:54:40 +0000544 SDVTList VTs = DAG.getVTList(MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000545 SDValue Ops[] = { JTI };
Dan Gohmanfc166572009-04-09 23:54:40 +0000546 HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000547 } else // Emit Load from Global Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +0000548 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000549
Dale Johannesen33c960f2009-02-04 20:06:27 +0000550 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
551 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000552
553 return ResNode;
554}
555
Dan Gohman475871a2008-07-27 21:46:04 +0000556SDValue MipsTargetLowering::
557LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000558{
Dan Gohman475871a2008-07-27 21:46:04 +0000559 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000560 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
561 Constant *C = N->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000562 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000563 // FIXME there isn't actually debug info here
564 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000565
566 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000567 // FIXME: we should reference the constant pool using small data sections,
568 // but the asm printer currently doens't support this feature without
569 // hacking it. This feature should come soon so we can uncomment the
570 // stuff below.
571 //if (!Subtarget->hasABICall() &&
Duncan Sands777d2302009-05-09 07:06:46 +0000572 // IsInSmallSection(getTargetData()->getTypeAllocSize(C->getType()))) {
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000573 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000574 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000575 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
576 //} else { // %hi/%lo relocation
Dale Johannesende064702009-02-06 21:50:26 +0000577 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
578 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
579 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000580 //}
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000581
582 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000583}
584
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000585//===----------------------------------------------------------------------===//
586// Calling Convention Implementation
587//
588// The lower operations present on calling convention works on this order:
589// LowerCALL (virt regs --> phys regs, virt regs --> stack)
590// LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs)
591// LowerRET (virt regs --> phys regs)
592// LowerCALL (phys regs --> virt regs)
593//
594//===----------------------------------------------------------------------===//
595
596#include "MipsGenCallingConv.inc"
597
598//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000599// TODO: Implement a generic logic using tblgen that can support this.
600// Mips O32 ABI rules:
601// ---
602// i32 - Passed in A0, A1, A2, A3 and stack
603// f32 - Only passed in f32 registers if no int reg has been used yet to hold
604// an argument. Otherwise, passed in A1, A2, A3 and stack.
605// f64 - Only passed in two aliased f32 registers if no int reg has been used
606// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
607// not used, it must be shadowed. If only A3 is avaiable, shadow it and
608// go to stack.
609//===----------------------------------------------------------------------===//
610
611static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
612 MVT LocVT, CCValAssign::LocInfo LocInfo,
613 ISD::ArgFlagsTy ArgFlags, CCState &State) {
614
615 static const unsigned IntRegsSize=4, FloatRegsSize=2;
616
617 static const unsigned IntRegs[] = {
618 Mips::A0, Mips::A1, Mips::A2, Mips::A3
619 };
620 static const unsigned F32Regs[] = {
621 Mips::F12, Mips::F14
622 };
623 static const unsigned F64Regs[] = {
624 Mips::D6, Mips::D7
625 };
626
627 unsigned Reg=0;
628 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
629 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
630
631 // Promote i8 and i16
632 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
633 LocVT = MVT::i32;
634 if (ArgFlags.isSExt())
635 LocInfo = CCValAssign::SExt;
636 else if (ArgFlags.isZExt())
637 LocInfo = CCValAssign::ZExt;
638 else
639 LocInfo = CCValAssign::AExt;
640 }
641
642 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
643 Reg = State.AllocateReg(IntRegs, IntRegsSize);
644 IntRegUsed = true;
645 LocVT = MVT::i32;
646 }
647
648 if (ValVT.isFloatingPoint() && !IntRegUsed) {
649 if (ValVT == MVT::f32)
650 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
651 else
652 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
653 }
654
655 if (ValVT == MVT::f64 && IntRegUsed) {
656 if (UnallocIntReg != IntRegsSize) {
657 // If we hit register A3 as the first not allocated, we must
658 // mark it as allocated (shadow) and use the stack instead.
659 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
660 Reg = Mips::A2;
661 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
662 State.AllocateReg(UnallocIntReg);
663 }
664 LocVT = MVT::i32;
665 }
666
667 if (!Reg) {
668 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
669 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
670 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
671 } else
672 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
673
674 return false; // CC must always match
675}
676
677//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000678// CALL Calling Convention Implementation
679//===----------------------------------------------------------------------===//
680
Nate Begeman5bf4b752009-01-26 03:15:54 +0000681/// LowerCALL - functions arguments are copied from virtual regs to
682/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000683/// TODO: isVarArg, isTailCall.
Dan Gohman475871a2008-07-27 21:46:04 +0000684SDValue MipsTargetLowering::
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000685LowerCALL(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000686{
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000687 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000688
Dan Gohman095cc292008-09-13 01:54:27 +0000689 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
690 SDValue Chain = TheCall->getChain();
691 SDValue Callee = TheCall->getCallee();
692 bool isVarArg = TheCall->isVarArg();
693 unsigned CC = TheCall->getCallingConv();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000694 DebugLoc dl = TheCall->getDebugLoc();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000695
696 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000697
698 // Analyze operands of the call, assigning locations to each operand.
699 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +0000700 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000701
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000702 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000703 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000704 if (Subtarget->isABI_O32()) {
705 int VTsize = MVT(MVT::i32).getSizeInBits()/8;
706 MFI->CreateFixedObject(VTsize, (VTsize*3));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000707 CCInfo.AnalyzeCallOperands(TheCall, CC_MipsO32);
708 } else
709 CCInfo.AnalyzeCallOperands(TheCall, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000710
711 // Get a count of how many bytes are to be pushed on the stack.
712 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000713 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000714
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000715 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000716 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
717 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000719 // First/LastArgStackLoc contains the first/last
720 // "at stack" argument location.
721 int LastArgStackLoc = 0;
722 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723
724 // Walk the register/memloc assignments, inserting copies/loads.
725 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000726 SDValue Arg = TheCall->getArg(i);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000727 CCValAssign &VA = ArgLocs[i];
728
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000729 // Promote the value if needed.
730 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000731 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000732 case CCValAssign::Full:
733 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
734 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
735 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
736 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
737 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
738 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
739 DAG.getConstant(0, getPointerTy()));
740 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
741 DAG.getConstant(1, getPointerTy()));
742 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
743 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
744 continue;
745 }
746 }
747 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000748 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000749 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000750 break;
751 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000752 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000753 break;
754 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000755 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000756 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757 }
758
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000759 // Arguments that can be passed on register must be kept at
760 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000761 if (VA.isRegLoc()) {
762 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000763 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000764 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000765
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000766 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000767 assert(VA.isMemLoc());
768
769 // Create the frame index object for this incoming parameter
770 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000771 // 16 bytes which are alwayes reserved won't be overwritten
772 // if O32 ABI is used. For EABI the first address is zero.
773 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000774 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000775 LastArgStackLoc);
Chris Lattnere0b12152008-03-17 06:57:02 +0000776
Dan Gohman475871a2008-07-27 21:46:04 +0000777 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000778
779 // emit ISD::STORE whichs stores the
780 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +0000781 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000782 }
783
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000784 // Transform all store nodes into one single node because all store
785 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000786 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000787 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000788 &MemOpChains[0], MemOpChains.size());
789
790 // Build a sequence of copy-to-reg nodes chained together with token
791 // chain and flag operands which copy the outgoing args into registers.
792 // The InFlag in necessary since all emited instructions must be
793 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000794 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000795 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000796 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000797 RegsToPass[i].second, InFlag);
798 InFlag = Chain.getValue(1);
799 }
800
Bill Wendling056292f2008-09-16 21:48:12 +0000801 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
802 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
803 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000804 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000805 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000806 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
807 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
808
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000809 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
810 // = Chain, Callee, Reg#1, Reg#2, ...
811 //
812 // Returns a chain & a flag for retval copy to use.
813 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000814 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000815 Ops.push_back(Chain);
816 Ops.push_back(Callee);
817
818 // Add argument registers to the end of the list so that they are
819 // known live into the call.
820 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
821 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
822 RegsToPass[i].second.getValueType()));
823
Gabor Greifba36cb52008-08-28 21:40:38 +0000824 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000825 Ops.push_back(InFlag);
826
Dale Johannesen33c960f2009-02-04 20:06:27 +0000827 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000828 InFlag = Chain.getValue(1);
829
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000830 // Create the CALLSEQ_END node.
Chris Lattnere563bbc2008-10-11 22:08:30 +0000831 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
832 DAG.getIntPtrConstant(0, true), InFlag);
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000833 InFlag = Chain.getValue(1);
834
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000835 // Create a stack location to hold GP when PIC is used. This stack
836 // location is used on function prologue to save GP and also after all
837 // emited CALL's to restore GP.
838 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000839 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000840 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000841 int FI;
842 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000843 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
844 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000845 // Create the frame index only once. SPOffset here can be anything
846 // (this will be fixed on processFunctionBeforeFrameFinalized)
847 if (MipsFI->getGPStackOffset() == -1) {
848 FI = MFI->CreateFixedObject(4, 0);
849 MipsFI->setGPFI(FI);
850 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000851 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000852 }
853
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000854 // Reload GP value.
855 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000856 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000858 Chain = GPLoad.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000859 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000860 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000861 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000862 }
863
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000864 // Handle result values, copying them out of physregs into vregs that we
865 // return.
Dan Gohman095cc292008-09-13 01:54:27 +0000866 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), Op.getResNo());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000867}
868
869/// LowerCallResult - Lower the result values of an ISD::CALL into the
870/// appropriate copies out of appropriate physical registers. This assumes that
871/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
872/// being lowered. Returns a SDNode with the same number of values as the
873/// ISD::CALL.
874SDNode *MipsTargetLowering::
Dan Gohman095cc292008-09-13 01:54:27 +0000875LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000876 unsigned CallingConv, SelectionDAG &DAG) {
877
Dan Gohman095cc292008-09-13 01:54:27 +0000878 bool isVarArg = TheCall->isVarArg();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000879 DebugLoc dl = TheCall->getDebugLoc();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000880
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000881 // Assign locations to each value returned by this call.
882 SmallVector<CCValAssign, 16> RVLocs;
Owen Andersond1474d02009-07-09 17:57:24 +0000883 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000884 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000885
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886 CCInfo.AnalyzeCallResult(TheCall, RetCC_Mips);
Dan Gohman475871a2008-07-27 21:46:04 +0000887 SmallVector<SDValue, 8> ResultVals;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000888
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000889 // Copy all of the result registers out of their specified physreg.
890 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000891 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000892 RVLocs[i].getValVT(), InFlag).getValue(1);
893 InFlag = Chain.getValue(2);
894 ResultVals.push_back(Chain.getValue(0));
895 }
896
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000897 ResultVals.push_back(Chain);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000898
899 // Merge everything together with a MERGE_VALUES node.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000900 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +0000901 &ResultVals[0], ResultVals.size()).getNode();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000902}
903
904//===----------------------------------------------------------------------===//
905// FORMAL_ARGUMENTS Calling Convention Implementation
906//===----------------------------------------------------------------------===//
907
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000908/// LowerFORMAL_ARGUMENTS - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000909/// virtual registers and generate load operations for
910/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000911/// TODO: isVarArg
Dan Gohman475871a2008-07-27 21:46:04 +0000912SDValue MipsTargetLowering::
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000913LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000914{
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000915 SDValue Root = Op.getOperand(0);
916 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000917 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000918 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000919 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000920
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000921 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000922 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000923
924 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000925
926 // Assign locations to all of the incoming arguments.
927 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +0000928 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000929
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000930 if (Subtarget->isABI_O32())
931 CCInfo.AnalyzeFormalArguments(Op.getNode(), CC_MipsO32);
932 else
933 CCInfo.AnalyzeFormalArguments(Op.getNode(), CC_Mips);
934
Dan Gohman475871a2008-07-27 21:46:04 +0000935 SmallVector<SDValue, 16> ArgValues;
936 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000937
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000938 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
939
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000940 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941 CCValAssign &VA = ArgLocs[i];
942
943 // Arguments stored on registers
944 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000945 MVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000946 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000947
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000948 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000949 RC = Mips::CPURegsRegisterClass;
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000950 else if (RegVT == MVT::f32)
951 RC = Mips::FGR32RegisterClass;
952 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000953 if (!Subtarget->isSingleFloat())
954 RC = Mips::AFGR64RegisterClass;
955 } else
Torok Edwinc23197a2009-07-14 16:55:14 +0000956 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000957
958 // Transform the arguments stored on
959 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000960 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000961 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000962
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000963 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000964 // to 32 bits. Insert an assert[sz]ext to capture this, then
965 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000966 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +0000967 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000968 if (VA.getLocInfo() == CCValAssign::SExt)
969 Opcode = ISD::AssertSext;
970 else if (VA.getLocInfo() == CCValAssign::ZExt)
971 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +0000972 if (Opcode)
973 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
974 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000975 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000976 }
977
978 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
979 if (Subtarget->isABI_O32()) {
980 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
981 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
982 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
983 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
984 VA.getLocReg()+1, RC);
985 SDValue ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg2, RegVT);
986 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
987 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
988 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
989 }
990 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000991
992 ArgValues.push_back(ArgValue);
993
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000994 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000995 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000996 if ((isVarArg) && (Subtarget->isABI_O32())) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000997 if (StackPtr.getNode() == 0)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000998 StackPtr = DAG.getRegister(StackReg, getPointerTy());
999
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001000 // The stack pointer offset is relative to the caller stack frame.
1001 // Since the real stack size is unknown here, a negative SPOffset
1002 // is used so there's a way to adjust these offsets when the stack
1003 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1004 // used instead of a direct negative address (which is recorded to
1005 // be used on emitPrologue) to avoid mis-calc of the first stack
1006 // offset on PEI::calculateFrameObjectOffsets.
1007 // Arguments are always 32-bit.
1008 int FI = MFI->CreateFixedObject(4, 0);
1009 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +00001010 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001011
1012 // emit ISD::STORE whichs stores the
1013 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +00001014 ArgValues.push_back(DAG.getStore(Root, dl, ArgValue, PtrOff, NULL, 0));
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001015 }
1016
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001017 } else { // VA.isRegLoc()
1018
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001019 // sanity check
1020 assert(VA.isMemLoc());
1021
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001022 // The stack pointer offset is relative to the caller stack frame.
1023 // Since the real stack size is unknown here, a negative SPOffset
1024 // is used so there's a way to adjust these offsets when the stack
1025 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1026 // used instead of a direct negative address (which is recorded to
1027 // be used on emitPrologue) to avoid mis-calc of the first stack
1028 // offset on PEI::calculateFrameObjectOffsets.
1029 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001030 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1031 int FI = MFI->CreateFixedObject(ArgSize, 0);
1032 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1033 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034
1035 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001036 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001037 ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001038 }
1039 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001040
1041 // The mips ABIs for returning structs by value requires that we copy
1042 // the sret argument into $v0 for the return. Save the argument into
1043 // a virtual register so that we can access it from the return points.
1044 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1045 unsigned Reg = MipsFI->getSRetReturnReg();
1046 if (!Reg) {
1047 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
1048 MipsFI->setSRetReturnReg(Reg);
1049 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00001050 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
1051 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001052 }
1053
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001054 ArgValues.push_back(Root);
1055
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001056 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001057 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001058 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001059}
1060
1061//===----------------------------------------------------------------------===//
1062// Return Value Calling Convention Implementation
1063//===----------------------------------------------------------------------===//
1064
Dan Gohman475871a2008-07-27 21:46:04 +00001065SDValue MipsTargetLowering::
1066LowerRET(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001067{
1068 // CCValAssign - represent the assignment of
1069 // the return value to a location
1070 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001071 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1072 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00001073 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001074
1075 // CCState - Info about the registers and stack slot.
Owen Andersone922c022009-07-22 00:24:57 +00001076 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001077
1078 // Analize return values of ISD::RET
Gabor Greifba36cb52008-08-28 21:40:38 +00001079 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001080
1081 // If this is the first return lowered for this function, add
1082 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001083 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001084 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001085 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001086 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001087 }
1088
1089 // The chain is always operand #0
Dan Gohman475871a2008-07-27 21:46:04 +00001090 SDValue Chain = Op.getOperand(0);
1091 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001092
1093 // Copy the result values into the output registers.
1094 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1095 CCValAssign &VA = RVLocs[i];
1096 assert(VA.isRegLoc() && "Can only return in registers!");
1097
1098 // ISD::RET => ret chain, (regnum1,val1), ...
1099 // So i*2+1 index only the regnums
Dale Johannesena05dca42009-02-04 23:02:30 +00001100 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1101 Op.getOperand(i*2+1), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001102
1103 // guarantee that all emitted copies are
1104 // stuck together, avoiding something bad
1105 Flag = Chain.getValue(1);
1106 }
1107
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001108 // The mips ABIs for returning structs by value requires that we copy
1109 // the sret argument into $v0 for the return. We saved the argument into
1110 // a virtual register in the entry block, so now we copy the value out
1111 // and into $v0.
1112 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1113 MachineFunction &MF = DAG.getMachineFunction();
1114 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1115 unsigned Reg = MipsFI->getSRetReturnReg();
1116
1117 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001118 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001119 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001120
Dale Johannesena05dca42009-02-04 23:02:30 +00001121 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001122 Flag = Chain.getValue(1);
1123 }
1124
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001125 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001126 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00001127 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +00001128 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001129 else // Return Void
Dale Johannesena05dca42009-02-04 23:02:30 +00001130 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +00001131 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001132}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001133
1134//===----------------------------------------------------------------------===//
1135// Mips Inline Assembly Support
1136//===----------------------------------------------------------------------===//
1137
1138/// getConstraintType - Given a constraint letter, return the type of
1139/// constraint it is for this target.
1140MipsTargetLowering::ConstraintType MipsTargetLowering::
1141getConstraintType(const std::string &Constraint) const
1142{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001143 // Mips specific constrainy
1144 // GCC config/mips/constraints.md
1145 //
1146 // 'd' : An address register. Equivalent to r
1147 // unless generating MIPS16 code.
1148 // 'y' : Equivalent to r; retained for
1149 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001150 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001151 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001152 switch (Constraint[0]) {
1153 default : break;
1154 case 'd':
1155 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001156 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001157 return C_RegisterClass;
1158 break;
1159 }
1160 }
1161 return TargetLowering::getConstraintType(Constraint);
1162}
1163
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001164/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1165/// return a list of registers that can be used to satisfy the constraint.
1166/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001167std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00001168getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001169{
1170 if (Constraint.size() == 1) {
1171 switch (Constraint[0]) {
1172 case 'r':
1173 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001174 case 'f':
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001175 if (VT == MVT::f32)
1176 return std::make_pair(0U, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001177 if (VT == MVT::f64)
1178 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1179 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001180 }
1181 }
1182 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1183}
1184
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001185/// Given a register class constraint, like 'r', if this corresponds directly
1186/// to an LLVM register class, return a register of 0 and the register class
1187/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001188std::vector<unsigned> MipsTargetLowering::
1189getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001190 MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001191{
1192 if (Constraint.size() != 1)
1193 return std::vector<unsigned>();
1194
1195 switch (Constraint[0]) {
1196 default : break;
1197 case 'r':
1198 // GCC Mips Constraint Letters
1199 case 'd':
1200 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001201 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1202 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1203 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1204 Mips::T8, 0);
1205
1206 case 'f':
Duncan Sands15126422008-07-08 09:33:14 +00001207 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001208 if (Subtarget->isSingleFloat())
1209 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1210 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1211 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1212 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1213 Mips::F30, Mips::F31, 0);
1214 else
1215 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1216 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1217 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001218 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001219
1220 if (VT == MVT::f64)
1221 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1222 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1223 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1224 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001225 }
1226 return std::vector<unsigned>();
1227}
Dan Gohman6520e202008-10-18 02:06:02 +00001228
1229bool
1230MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1231 // The Mips target isn't yet aware of offsets.
1232 return false;
1233}