blob: d7ba73c3e4bf80c7d2eb33ddf04ffbec6943bdfc [file] [log] [blame]
David Goodwin334c2642009-07-08 16:09:28 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/CodeGen/LiveVariables.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
26using namespace llvm;
27
28static cl::opt<bool>
29EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
30 cl::desc("Enable ARM 2-addr to 3-addr conv"));
31
32static inline
33const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
34 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
35}
36
37static inline
38const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
39 return MIB.addReg(0);
40}
41
42ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &STI)
43 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)) {
44}
45
46MachineInstr *
47ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
48 MachineBasicBlock::iterator &MBBI,
49 LiveVariables *LV) const {
50 if (!EnableARM3Addr)
51 return NULL;
52
53 MachineInstr *MI = MBBI;
54 MachineFunction &MF = *MI->getParent()->getParent();
55 unsigned TSFlags = MI->getDesc().TSFlags;
56 bool isPre = false;
57 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
58 default: return NULL;
59 case ARMII::IndexModePre:
60 isPre = true;
61 break;
62 case ARMII::IndexModePost:
63 break;
64 }
65
66 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
67 // operation.
68 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
69 if (MemOpc == 0)
70 return NULL;
71
72 MachineInstr *UpdateMI = NULL;
73 MachineInstr *MemMI = NULL;
74 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
75 const TargetInstrDesc &TID = MI->getDesc();
76 unsigned NumOps = TID.getNumOperands();
77 bool isLoad = !TID.mayStore();
78 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
79 const MachineOperand &Base = MI->getOperand(2);
80 const MachineOperand &Offset = MI->getOperand(NumOps-3);
81 unsigned WBReg = WB.getReg();
82 unsigned BaseReg = Base.getReg();
83 unsigned OffReg = Offset.getReg();
84 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
85 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
86 switch (AddrMode) {
87 default:
88 assert(false && "Unknown indexed op!");
89 return NULL;
90 case ARMII::AddrMode2: {
91 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
92 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
93 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000094 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000095 // Can't encode it in a so_imm operand. This transformation will
96 // add more than 1 instruction. Abandon!
97 return NULL;
98 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
99 get(isSub ? getOpcode(ARMII::SUBri) :
100 getOpcode(ARMII::ADDri)), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000101 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000102 .addImm(Pred).addReg(0).addReg(0);
103 } else if (Amt != 0) {
104 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
105 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
106 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
107 get(isSub ? getOpcode(ARMII::SUBrs) :
108 getOpcode(ARMII::ADDrs)), WBReg)
109 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
110 .addImm(Pred).addReg(0).addReg(0);
111 } else
112 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
113 get(isSub ? getOpcode(ARMII::SUBrr) :
114 getOpcode(ARMII::ADDrr)), WBReg)
115 .addReg(BaseReg).addReg(OffReg)
116 .addImm(Pred).addReg(0).addReg(0);
117 break;
118 }
119 case ARMII::AddrMode3 : {
120 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
121 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
122 if (OffReg == 0)
123 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
124 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
125 get(isSub ? getOpcode(ARMII::SUBri) :
126 getOpcode(ARMII::ADDri)), WBReg)
127 .addReg(BaseReg).addImm(Amt)
128 .addImm(Pred).addReg(0).addReg(0);
129 else
130 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
131 get(isSub ? getOpcode(ARMII::SUBrr) :
132 getOpcode(ARMII::ADDrr)), WBReg)
133 .addReg(BaseReg).addReg(OffReg)
134 .addImm(Pred).addReg(0).addReg(0);
135 break;
136 }
137 }
138
139 std::vector<MachineInstr*> NewMIs;
140 if (isPre) {
141 if (isLoad)
142 MemMI = BuildMI(MF, MI->getDebugLoc(),
143 get(MemOpc), MI->getOperand(0).getReg())
144 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
145 else
146 MemMI = BuildMI(MF, MI->getDebugLoc(),
147 get(MemOpc)).addReg(MI->getOperand(1).getReg())
148 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
149 NewMIs.push_back(MemMI);
150 NewMIs.push_back(UpdateMI);
151 } else {
152 if (isLoad)
153 MemMI = BuildMI(MF, MI->getDebugLoc(),
154 get(MemOpc), MI->getOperand(0).getReg())
155 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
156 else
157 MemMI = BuildMI(MF, MI->getDebugLoc(),
158 get(MemOpc)).addReg(MI->getOperand(1).getReg())
159 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
160 if (WB.isDead())
161 UpdateMI->getOperand(0).setIsDead();
162 NewMIs.push_back(UpdateMI);
163 NewMIs.push_back(MemMI);
164 }
165
166 // Transfer LiveVariables states, kill / dead info.
167 if (LV) {
168 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
169 MachineOperand &MO = MI->getOperand(i);
170 if (MO.isReg() && MO.getReg() &&
171 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
172 unsigned Reg = MO.getReg();
173
174 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
175 if (MO.isDef()) {
176 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
177 if (MO.isDead())
178 LV->addVirtualRegisterDead(Reg, NewMI);
179 }
180 if (MO.isUse() && MO.isKill()) {
181 for (unsigned j = 0; j < 2; ++j) {
182 // Look at the two new MI's in reverse order.
183 MachineInstr *NewMI = NewMIs[j];
184 if (!NewMI->readsRegister(Reg))
185 continue;
186 LV->addVirtualRegisterKilled(Reg, NewMI);
187 if (VI.removeKill(MI))
188 VI.Kills.push_back(NewMI);
189 break;
190 }
191 }
192 }
193 }
194 }
195
196 MFI->insert(MBBI, NewMIs[1]);
197 MFI->insert(MBBI, NewMIs[0]);
198 return NewMIs[0];
199}
200
201// Branch analysis.
202bool
203ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
204 MachineBasicBlock *&FBB,
205 SmallVectorImpl<MachineOperand> &Cond,
206 bool AllowModify) const {
207 // If the block has no terminators, it just falls into the block after it.
208 MachineBasicBlock::iterator I = MBB.end();
209 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
210 return false;
211
212 // Get the last instruction in the block.
213 MachineInstr *LastInst = I;
214
215 // If there is only one terminator instruction, process it.
216 unsigned LastOpc = LastInst->getOpcode();
217 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
218 if (LastOpc == getOpcode(ARMII::B)) {
219 TBB = LastInst->getOperand(0).getMBB();
220 return false;
221 }
222 if (LastOpc == getOpcode(ARMII::Bcc)) {
223 // Block ends with fall-through condbranch.
224 TBB = LastInst->getOperand(0).getMBB();
225 Cond.push_back(LastInst->getOperand(1));
226 Cond.push_back(LastInst->getOperand(2));
227 return false;
228 }
229 return true; // Can't handle indirect branch.
230 }
231
232 // Get the instruction before it if it is a terminator.
233 MachineInstr *SecondLastInst = I;
234
235 // If there are three terminators, we don't know what sort of block this is.
236 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
237 return true;
238
239 // If the block ends with ARMII::B and a ARMII::Bcc, handle it.
240 unsigned SecondLastOpc = SecondLastInst->getOpcode();
241 if ((SecondLastOpc == getOpcode(ARMII::Bcc)) &&
242 (LastOpc == getOpcode(ARMII::B))) {
243 TBB = SecondLastInst->getOperand(0).getMBB();
244 Cond.push_back(SecondLastInst->getOperand(1));
245 Cond.push_back(SecondLastInst->getOperand(2));
246 FBB = LastInst->getOperand(0).getMBB();
247 return false;
248 }
249
250 // If the block ends with two unconditional branches, handle it. The second
251 // one is not executed, so remove it.
252 if ((SecondLastOpc == getOpcode(ARMII::B)) &&
253 (LastOpc == getOpcode(ARMII::B))) {
254 TBB = SecondLastInst->getOperand(0).getMBB();
255 I = LastInst;
256 if (AllowModify)
257 I->eraseFromParent();
258 return false;
259 }
260
261 // ...likewise if it ends with a branch table followed by an unconditional
262 // branch. The branch folder can create these, and we must get rid of them for
263 // correctness of Thumb constant islands.
264 if (((SecondLastOpc == getOpcode(ARMII::BR_JTr)) ||
265 (SecondLastOpc == getOpcode(ARMII::BR_JTm)) ||
266 (SecondLastOpc == getOpcode(ARMII::BR_JTadd))) &&
267 (LastOpc == getOpcode(ARMII::B))) {
268 I = LastInst;
269 if (AllowModify)
270 I->eraseFromParent();
271 return true;
272 }
273
274 // Otherwise, can't handle this.
275 return true;
276}
277
278
279unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
280 int BOpc = getOpcode(ARMII::B);
281 int BccOpc = getOpcode(ARMII::Bcc);
282
283 MachineBasicBlock::iterator I = MBB.end();
284 if (I == MBB.begin()) return 0;
285 --I;
286 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
287 return 0;
288
289 // Remove the branch.
290 I->eraseFromParent();
291
292 I = MBB.end();
293
294 if (I == MBB.begin()) return 1;
295 --I;
296 if (I->getOpcode() != BccOpc)
297 return 1;
298
299 // Remove the branch.
300 I->eraseFromParent();
301 return 2;
302}
303
304unsigned
305ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
306 MachineBasicBlock *FBB,
307 const SmallVectorImpl<MachineOperand> &Cond) const {
308 // FIXME this should probably have a DebugLoc argument
309 DebugLoc dl = DebugLoc::getUnknownLoc();
310 int BOpc = getOpcode(ARMII::B);
311 int BccOpc = getOpcode(ARMII::Bcc);
312
313 // Shouldn't be a fall through.
314 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
315 assert((Cond.size() == 2 || Cond.size() == 0) &&
316 "ARM branch conditions have two components!");
317
318 if (FBB == 0) {
319 if (Cond.empty()) // Unconditional branch?
320 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
321 else
322 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
323 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
324 return 1;
325 }
326
327 // Two-way conditional branch.
328 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
329 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
330 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
331 return 2;
332}
333
334bool ARMBaseInstrInfo::
335ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
336 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
337 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
338 return false;
339}
340
David Goodwin334c2642009-07-08 16:09:28 +0000341bool ARMBaseInstrInfo::
342PredicateInstruction(MachineInstr *MI,
343 const SmallVectorImpl<MachineOperand> &Pred) const {
344 unsigned Opc = MI->getOpcode();
345 if (Opc == getOpcode(ARMII::B)) {
346 MI->setDesc(get(getOpcode(ARMII::Bcc)));
347 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
348 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
349 return true;
350 }
351
352 int PIdx = MI->findFirstPredOperandIdx();
353 if (PIdx != -1) {
354 MachineOperand &PMO = MI->getOperand(PIdx);
355 PMO.setImm(Pred[0].getImm());
356 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
357 return true;
358 }
359 return false;
360}
361
362bool ARMBaseInstrInfo::
363SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
364 const SmallVectorImpl<MachineOperand> &Pred2) const {
365 if (Pred1.size() > 2 || Pred2.size() > 2)
366 return false;
367
368 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
369 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
370 if (CC1 == CC2)
371 return true;
372
373 switch (CC1) {
374 default:
375 return false;
376 case ARMCC::AL:
377 return true;
378 case ARMCC::HS:
379 return CC2 == ARMCC::HI;
380 case ARMCC::LS:
381 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
382 case ARMCC::GE:
383 return CC2 == ARMCC::GT;
384 case ARMCC::LE:
385 return CC2 == ARMCC::LT;
386 }
387}
388
389bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
390 std::vector<MachineOperand> &Pred) const {
391 const TargetInstrDesc &TID = MI->getDesc();
392 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
393 return false;
394
395 bool Found = false;
396 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
397 const MachineOperand &MO = MI->getOperand(i);
398 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
399 Pred.push_back(MO);
400 Found = true;
401 }
402 }
403
404 return Found;
405}
406
407
408/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
409static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
410 unsigned JTI) DISABLE_INLINE;
411static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
412 unsigned JTI) {
413 return JT[JTI].MBBs.size();
414}
415
416/// GetInstSize - Return the size of the specified MachineInstr.
417///
418unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
419 const MachineBasicBlock &MBB = *MI->getParent();
420 const MachineFunction *MF = MBB.getParent();
421 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
422
423 // Basic size info comes from the TSFlags field.
424 const TargetInstrDesc &TID = MI->getDesc();
425 unsigned TSFlags = TID.TSFlags;
426
427 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
428 default: {
429 // If this machine instr is an inline asm, measure it.
430 if (MI->getOpcode() == ARM::INLINEASM)
431 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
432 if (MI->isLabel())
433 return 0;
434 switch (MI->getOpcode()) {
435 default:
436 assert(0 && "Unknown or unset size field for instr!");
437 break;
438 case TargetInstrInfo::IMPLICIT_DEF:
439 case TargetInstrInfo::DECLARE:
440 case TargetInstrInfo::DBG_LABEL:
441 case TargetInstrInfo::EH_LABEL:
442 return 0;
443 }
444 break;
445 }
446 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
447 case ARMII::Size4Bytes: return 4; // Arm instruction.
448 case ARMII::Size2Bytes: return 2; // Thumb instruction.
449 case ARMII::SizeSpecial: {
450 switch (MI->getOpcode()) {
451 case ARM::CONSTPOOL_ENTRY:
452 // If this machine instr is a constant pool entry, its size is recorded as
453 // operand #2.
454 return MI->getOperand(2).getImm();
455 case ARM::Int_eh_sjlj_setjmp: return 12;
456 case ARM::BR_JTr:
457 case ARM::BR_JTm:
458 case ARM::BR_JTadd:
459 case ARM::t2BR_JTr:
460 case ARM::t2BR_JTm:
461 case ARM::t2BR_JTadd:
462 case ARM::tBR_JTr: {
463 // These are jumptable branches, i.e. a branch followed by an inlined
464 // jumptable. The size is 4 + 4 * number of entries.
465 unsigned NumOps = TID.getNumOperands();
466 MachineOperand JTOP =
467 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
468 unsigned JTI = JTOP.getIndex();
469 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
470 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
471 assert(JTI < JT.size());
472 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
473 // 4 aligned. The assembler / linker may add 2 byte padding just before
474 // the JT entries. The size does not include this padding; the
475 // constant islands pass does separate bookkeeping for it.
476 // FIXME: If we know the size of the function is less than (1 << 16) *2
477 // bytes, we can use 16-bit entries instead. Then there won't be an
478 // alignment issue.
479 return getNumJTEntries(JT, JTI) * 4 +
480 ((MI->getOpcode()==ARM::tBR_JTr) ? 2 : 4);
481 }
482 default:
483 // Otherwise, pseudo-instruction sizes are zero.
484 return 0;
485 }
486 }
487 }
488 return 0; // Not reached
489}
490
491/// Return true if the instruction is a register to register move and
492/// leave the source and dest operands in the passed parameters.
493///
494bool
495ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
496 unsigned &SrcReg, unsigned &DstReg,
497 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
498 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
499
500 unsigned oc = MI.getOpcode();
501 if ((oc == getOpcode(ARMII::FCPYS)) ||
502 (oc == getOpcode(ARMII::FCPYD)) ||
503 (oc == getOpcode(ARMII::VMOVD)) ||
504 (oc == getOpcode(ARMII::VMOVQ))) {
505 SrcReg = MI.getOperand(1).getReg();
506 DstReg = MI.getOperand(0).getReg();
507 return true;
508 }
509 else if (oc == getOpcode(ARMII::MOVr)) {
510 assert(MI.getDesc().getNumOperands() >= 2 &&
511 MI.getOperand(0).isReg() &&
512 MI.getOperand(1).isReg() &&
513 "Invalid ARM MOV instruction");
514 SrcReg = MI.getOperand(1).getReg();
515 DstReg = MI.getOperand(0).getReg();
516 return true;
517 }
518
519 return false;
520}
521
522unsigned
523ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
524 int &FrameIndex) const {
525 unsigned oc = MI->getOpcode();
526 if (oc == getOpcode(ARMII::LDR)) {
527 if (MI->getOperand(1).isFI() &&
528 MI->getOperand(2).isReg() &&
529 MI->getOperand(3).isImm() &&
530 MI->getOperand(2).getReg() == 0 &&
531 MI->getOperand(3).getImm() == 0) {
532 FrameIndex = MI->getOperand(1).getIndex();
533 return MI->getOperand(0).getReg();
534 }
535 }
536 else if ((oc == getOpcode(ARMII::FLDD)) ||
537 (oc == getOpcode(ARMII::FLDS))) {
538 if (MI->getOperand(1).isFI() &&
539 MI->getOperand(2).isImm() &&
540 MI->getOperand(2).getImm() == 0) {
541 FrameIndex = MI->getOperand(1).getIndex();
542 return MI->getOperand(0).getReg();
543 }
544 }
545
546 return 0;
547}
548
549unsigned
550ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
551 int &FrameIndex) const {
552 unsigned oc = MI->getOpcode();
553 if (oc == getOpcode(ARMII::STR)) {
554 if (MI->getOperand(1).isFI() &&
555 MI->getOperand(2).isReg() &&
556 MI->getOperand(3).isImm() &&
557 MI->getOperand(2).getReg() == 0 &&
558 MI->getOperand(3).getImm() == 0) {
559 FrameIndex = MI->getOperand(1).getIndex();
560 return MI->getOperand(0).getReg();
561 }
562 }
563 else if ((oc == getOpcode(ARMII::FSTD)) ||
564 (oc == getOpcode(ARMII::FSTS))) {
565 if (MI->getOperand(1).isFI() &&
566 MI->getOperand(2).isImm() &&
567 MI->getOperand(2).getImm() == 0) {
568 FrameIndex = MI->getOperand(1).getIndex();
569 return MI->getOperand(0).getReg();
570 }
571 }
572
573 return 0;
574}
575
576bool
577ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
578 MachineBasicBlock::iterator I,
579 unsigned DestReg, unsigned SrcReg,
580 const TargetRegisterClass *DestRC,
581 const TargetRegisterClass *SrcRC) const {
582 DebugLoc DL = DebugLoc::getUnknownLoc();
583 if (I != MBB.end()) DL = I->getDebugLoc();
584
585 if (DestRC != SrcRC) {
586 // Not yet supported!
587 return false;
588 }
589
590 if (DestRC == ARM::GPRRegisterClass)
Evan Chengdd6f6322009-07-11 06:37:27 +0000591 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::MOVr)),
592 DestReg).addReg(SrcReg)));
David Goodwin334c2642009-07-08 16:09:28 +0000593 else if (DestRC == ARM::SPRRegisterClass)
594 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::FCPYS)), DestReg)
595 .addReg(SrcReg));
596 else if (DestRC == ARM::DPRRegisterClass)
597 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::FCPYD)), DestReg)
598 .addReg(SrcReg));
599 else if (DestRC == ARM::QPRRegisterClass)
600 BuildMI(MBB, I, DL, get(getOpcode(ARMII::VMOVQ)), DestReg).addReg(SrcReg);
601 else
602 return false;
603
604 return true;
605}
606
607void ARMBaseInstrInfo::
608storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
609 unsigned SrcReg, bool isKill, int FI,
610 const TargetRegisterClass *RC) const {
611 DebugLoc DL = DebugLoc::getUnknownLoc();
612 if (I != MBB.end()) DL = I->getDebugLoc();
613
614 if (RC == ARM::GPRRegisterClass) {
615 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::STR)))
616 .addReg(SrcReg, getKillRegState(isKill))
617 .addFrameIndex(FI).addReg(0).addImm(0));
618 } else if (RC == ARM::DPRRegisterClass) {
619 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::FSTD)))
620 .addReg(SrcReg, getKillRegState(isKill))
621 .addFrameIndex(FI).addImm(0));
622 } else {
623 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
624 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::FSTS)))
625 .addReg(SrcReg, getKillRegState(isKill))
626 .addFrameIndex(FI).addImm(0));
627 }
628}
629
630void
631ARMBaseInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
632 bool isKill,
633 SmallVectorImpl<MachineOperand> &Addr,
634 const TargetRegisterClass *RC,
635 SmallVectorImpl<MachineInstr*> &NewMIs) const{
636 DebugLoc DL = DebugLoc::getUnknownLoc();
637 unsigned Opc = 0;
638 if (RC == ARM::GPRRegisterClass) {
639 Opc = getOpcode(ARMII::STR);
640 } else if (RC == ARM::DPRRegisterClass) {
641 Opc = getOpcode(ARMII::FSTD);
642 } else {
643 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
644 Opc = getOpcode(ARMII::FSTS);
645 }
646
647 MachineInstrBuilder MIB =
648 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill));
649 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
650 MIB.addOperand(Addr[i]);
651 AddDefaultPred(MIB);
652 NewMIs.push_back(MIB);
653 return;
654}
655
656void ARMBaseInstrInfo::
657loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
658 unsigned DestReg, int FI,
659 const TargetRegisterClass *RC) const {
660 DebugLoc DL = DebugLoc::getUnknownLoc();
661 if (I != MBB.end()) DL = I->getDebugLoc();
662
663 if (RC == ARM::GPRRegisterClass) {
664 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::LDR)), DestReg)
665 .addFrameIndex(FI).addReg(0).addImm(0));
666 } else if (RC == ARM::DPRRegisterClass) {
667 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::FLDD)), DestReg)
668 .addFrameIndex(FI).addImm(0));
669 } else {
670 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
671 AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::FLDS)), DestReg)
672 .addFrameIndex(FI).addImm(0));
673 }
674}
675
676void ARMBaseInstrInfo::
677loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
678 SmallVectorImpl<MachineOperand> &Addr,
679 const TargetRegisterClass *RC,
680 SmallVectorImpl<MachineInstr*> &NewMIs) const {
681 DebugLoc DL = DebugLoc::getUnknownLoc();
682 unsigned Opc = 0;
683 if (RC == ARM::GPRRegisterClass) {
684 Opc = getOpcode(ARMII::LDR);
685 } else if (RC == ARM::DPRRegisterClass) {
686 Opc = getOpcode(ARMII::FLDD);
687 } else {
688 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
689 Opc = getOpcode(ARMII::FLDS);
690 }
691
692 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
693 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
694 MIB.addOperand(Addr[i]);
695 AddDefaultPred(MIB);
696 NewMIs.push_back(MIB);
697 return;
698}
699
700MachineInstr *ARMBaseInstrInfo::
701foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
702 const SmallVectorImpl<unsigned> &Ops, int FI) const {
703 if (Ops.size() != 1) return NULL;
704
705 unsigned OpNum = Ops[0];
706 unsigned Opc = MI->getOpcode();
707 MachineInstr *NewMI = NULL;
708 if (Opc == getOpcode(ARMII::MOVr)) {
709 // If it is updating CPSR, then it cannot be folded.
710 if (MI->getOperand(4).getReg() != ARM::CPSR) {
711 unsigned Pred = MI->getOperand(2).getImm();
712 unsigned PredReg = MI->getOperand(3).getReg();
713 if (OpNum == 0) { // move -> store
714 unsigned SrcReg = MI->getOperand(1).getReg();
715 bool isKill = MI->getOperand(1).isKill();
716 bool isUndef = MI->getOperand(1).isUndef();
717 NewMI = BuildMI(MF, MI->getDebugLoc(), get(getOpcode(ARMII::STR)))
718 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
719 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
720 } else { // move -> load
721 unsigned DstReg = MI->getOperand(0).getReg();
722 bool isDead = MI->getOperand(0).isDead();
723 bool isUndef = MI->getOperand(0).isUndef();
724 NewMI = BuildMI(MF, MI->getDebugLoc(), get(getOpcode(ARMII::LDR)))
725 .addReg(DstReg,
726 RegState::Define |
727 getDeadRegState(isDead) |
728 getUndefRegState(isUndef))
729 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
730 }
731 }
732 }
733 else if (Opc == getOpcode(ARMII::FCPYS)) {
734 unsigned Pred = MI->getOperand(2).getImm();
735 unsigned PredReg = MI->getOperand(3).getReg();
736 if (OpNum == 0) { // move -> store
737 unsigned SrcReg = MI->getOperand(1).getReg();
738 bool isKill = MI->getOperand(1).isKill();
739 bool isUndef = MI->getOperand(1).isUndef();
740 NewMI = BuildMI(MF, MI->getDebugLoc(), get(getOpcode(ARMII::FSTS)))
741 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
742 .addFrameIndex(FI)
743 .addImm(0).addImm(Pred).addReg(PredReg);
744 } else { // move -> load
745 unsigned DstReg = MI->getOperand(0).getReg();
746 bool isDead = MI->getOperand(0).isDead();
747 bool isUndef = MI->getOperand(0).isUndef();
748 NewMI = BuildMI(MF, MI->getDebugLoc(), get(getOpcode(ARMII::FLDS)))
749 .addReg(DstReg,
750 RegState::Define |
751 getDeadRegState(isDead) |
752 getUndefRegState(isUndef))
753 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
754 }
755 }
756 else if (Opc == getOpcode(ARMII::FCPYD)) {
757 unsigned Pred = MI->getOperand(2).getImm();
758 unsigned PredReg = MI->getOperand(3).getReg();
759 if (OpNum == 0) { // move -> store
760 unsigned SrcReg = MI->getOperand(1).getReg();
761 bool isKill = MI->getOperand(1).isKill();
762 bool isUndef = MI->getOperand(1).isUndef();
763 NewMI = BuildMI(MF, MI->getDebugLoc(), get(getOpcode(ARMII::FSTD)))
764 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
765 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
766 } else { // move -> load
767 unsigned DstReg = MI->getOperand(0).getReg();
768 bool isDead = MI->getOperand(0).isDead();
769 bool isUndef = MI->getOperand(0).isUndef();
770 NewMI = BuildMI(MF, MI->getDebugLoc(), get(getOpcode(ARMII::FLDD)))
771 .addReg(DstReg,
772 RegState::Define |
773 getDeadRegState(isDead) |
774 getUndefRegState(isUndef))
775 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
776 }
777 }
778
779 return NewMI;
780}
781
782MachineInstr*
783ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
784 MachineInstr* MI,
785 const SmallVectorImpl<unsigned> &Ops,
786 MachineInstr* LoadMI) const {
787 return 0;
788}
789
790bool
791ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
792 const SmallVectorImpl<unsigned> &Ops) const {
793 if (Ops.size() != 1) return false;
794
795 unsigned Opc = MI->getOpcode();
796 if (Opc == getOpcode(ARMII::MOVr)) {
797 // If it is updating CPSR, then it cannot be folded.
798 return MI->getOperand(4).getReg() != ARM::CPSR;
799 }
800 else if ((Opc == getOpcode(ARMII::FCPYS)) ||
801 (Opc == getOpcode(ARMII::FCPYD))) {
802 return true;
803 }
804 else if ((Opc == getOpcode(ARMII::VMOVD)) ||
805 (Opc == getOpcode(ARMII::VMOVQ))) {
806 return false; // FIXME
807 }
808
809 return false;
810}