blob: 45b77c83bee113b880c72a4a8bdd12686792054b [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
26using namespace llvm;
27
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000028ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikovcbce7922009-06-27 12:16:40 +000029 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000030}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031
David Goodwin41afec22009-07-08 16:09:28 +000032unsigned ARMInstrInfo::
David Goodwindf272512009-07-23 17:06:46 +000033unsignedOffsetOpcodeToSigned(unsigned opcode, unsigned *NumBits) const {
34 return 0;
35}
36
37unsigned ARMInstrInfo::
David Goodwin41afec22009-07-08 16:09:28 +000038getUnindexedOpcode(unsigned Opc) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039 switch (Opc) {
40 default: break;
41 case ARM::LDR_PRE:
42 case ARM::LDR_POST:
43 return ARM::LDR;
44 case ARM::LDRH_PRE:
45 case ARM::LDRH_POST:
46 return ARM::LDRH;
47 case ARM::LDRB_PRE:
48 case ARM::LDRB_POST:
49 return ARM::LDRB;
50 case ARM::LDRSH_PRE:
51 case ARM::LDRSH_POST:
52 return ARM::LDRSH;
53 case ARM::LDRSB_PRE:
54 case ARM::LDRSB_POST:
55 return ARM::LDRSB;
56 case ARM::STR_PRE:
57 case ARM::STR_POST:
58 return ARM::STR;
59 case ARM::STRH_PRE:
60 case ARM::STRH_POST:
61 return ARM::STRH;
62 case ARM::STRB_PRE:
63 case ARM::STRB_POST:
64 return ARM::STRB;
65 }
David Goodwin41afec22009-07-08 16:09:28 +000066
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 return 0;
68}
69
David Goodwin41afec22009-07-08 16:09:28 +000070unsigned ARMInstrInfo::
71getOpcode(ARMII::Op Op) const {
72 switch (Op) {
73 case ARMII::ADDri: return ARM::ADDri;
74 case ARMII::ADDrs: return ARM::ADDrs;
75 case ARMII::ADDrr: return ARM::ADDrr;
76 case ARMII::B: return ARM::B;
77 case ARMII::Bcc: return ARM::Bcc;
78 case ARMII::BR_JTr: return ARM::BR_JTr;
79 case ARMII::BR_JTm: return ARM::BR_JTm;
80 case ARMII::BR_JTadd: return ARM::BR_JTadd;
David Goodwin1f0bb992009-07-08 20:28:28 +000081 case ARMII::BX_RET: return ARM::BX_RET;
David Goodwin41afec22009-07-08 16:09:28 +000082 case ARMII::FCPYS: return ARM::FCPYS;
83 case ARMII::FCPYD: return ARM::FCPYD;
84 case ARMII::FLDD: return ARM::FLDD;
85 case ARMII::FLDS: return ARM::FLDS;
86 case ARMII::FSTD: return ARM::FSTD;
87 case ARMII::FSTS: return ARM::FSTS;
88 case ARMII::LDR: return ARM::LDR;
89 case ARMII::MOVr: return ARM::MOVr;
90 case ARMII::STR: return ARM::STR;
91 case ARMII::SUBri: return ARM::SUBri;
92 case ARMII::SUBrs: return ARM::SUBrs;
93 case ARMII::SUBrr: return ARM::SUBrr;
94 case ARMII::VMOVD: return ARM::VMOVD;
95 case ARMII::VMOVQ: return ARM::VMOVQ;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 break;
98 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099
David Goodwin41afec22009-07-08 16:09:28 +0000100 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101}
102
David Goodwin41afec22009-07-08 16:09:28 +0000103bool ARMInstrInfo::
104BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 if (MBB.empty()) return false;
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000106
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 switch (MBB.back().getOpcode()) {
108 case ARM::BX_RET: // Return.
109 case ARM::LDM_RET:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 case ARM::B:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000111 case ARM::BR_JTr: // Jumptable branch.
112 case ARM::BR_JTm: // Jumptable branch through mem.
113 case ARM::BR_JTadd: // Jumptable branch add to pc.
114 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 break;
Evan Chenge4428082008-12-10 21:54:21 +0000117 }
David Goodwinaca520d2009-07-02 22:18:33 +0000118
119 return false;
120}
David Goodwin41afec22009-07-08 16:09:28 +0000121
122void ARMInstrInfo::
123reMaterialize(MachineBasicBlock &MBB,
124 MachineBasicBlock::iterator I,
Evan Cheng463a3e42009-07-16 09:20:10 +0000125 unsigned DestReg, unsigned SubIdx,
David Goodwin41afec22009-07-08 16:09:28 +0000126 const MachineInstr *Orig) const {
127 DebugLoc dl = Orig->getDebugLoc();
128 if (Orig->getOpcode() == ARM::MOVi2pieces) {
David Goodwin1f0bb992009-07-08 20:28:28 +0000129 RI.emitLoadConstPool(MBB, I, dl,
Evan Cheng463a3e42009-07-16 09:20:10 +0000130 DestReg, SubIdx,
David Goodwin41afec22009-07-08 16:09:28 +0000131 Orig->getOperand(1).getImm(),
132 (ARMCC::CondCodes)Orig->getOperand(2).getImm(),
133 Orig->getOperand(3).getReg());
134 return;
135 }
136
137 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
138 MI->getOperand(0).setReg(DestReg);
139 MBB.insert(I, MI);
140}