blob: 45a271d0ef8ac4bc660ef557823bd2119bc1191f [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/Module.h"
24#include "llvm/Support/CommandLine.h"
25using namespace llvm;
26
27/// AddLiveIn - This helper function adds the specified physical register to the
28/// MachineFunction as a live in value. It also creates a corresponding virtual
29/// register for it.
30static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
31 TargetRegisterClass *RC) {
32 assert(RC->contains(PReg) && "Not the correct regclass!");
33 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
34 MF.addLiveIn(PReg, VReg);
35 return VReg;
36}
37
38AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
39 // Set up the TargetLowering object.
40 //I am having problems with shr n ubyte 1
41 setShiftAmountType(MVT::i64);
42 setSetCCResultType(MVT::i64);
43 setSetCCResultContents(ZeroOrOneSetCCResult);
44
45 setUsesGlobalOffsetTable(true);
46
47 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
48 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
50
51 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
60
61 setStoreXAction(MVT::i1, Promote);
62
63 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
64 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
65 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
66 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
67
68 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
69
70 setOperationAction(ISD::FREM, MVT::f32, Expand);
71 setOperationAction(ISD::FREM, MVT::f64, Expand);
72
73 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
74 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
75 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
76 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
77
78 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
79 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
80 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
81 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
82 }
83 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
84 setOperationAction(ISD::ROTL , MVT::i64, Expand);
85 setOperationAction(ISD::ROTR , MVT::i64, Expand);
86
87 setOperationAction(ISD::SREM , MVT::i64, Custom);
88 setOperationAction(ISD::UREM , MVT::i64, Custom);
89 setOperationAction(ISD::SDIV , MVT::i64, Custom);
90 setOperationAction(ISD::UDIV , MVT::i64, Custom);
91
92 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
93 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
94 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
95
96 // We don't support sin/cos/sqrt
97 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
99 setOperationAction(ISD::FSIN , MVT::f32, Expand);
100 setOperationAction(ISD::FCOS , MVT::f32, Expand);
101
102 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
103 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
104
105 setOperationAction(ISD::SETCC, MVT::f32, Promote);
106
107 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
108
109 // We don't have line number support yet.
110 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
111 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
112 setOperationAction(ISD::LABEL, MVT::Other, Expand);
113
114 // Not implemented yet.
115 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
116 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
117 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
118
119 // We want to legalize GlobalAddress and ConstantPool and
120 // ExternalSymbols nodes into the appropriate instructions to
121 // materialize the address.
122 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
123 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
124 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
125 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 setOperationAction(ISD::VASTART, MVT::Other, Custom);
128 setOperationAction(ISD::VAEND, MVT::Other, Expand);
129 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
130 setOperationAction(ISD::VAARG, MVT::Other, Custom);
131 setOperationAction(ISD::VAARG, MVT::i32, Custom);
132
133 setOperationAction(ISD::RET, MVT::Other, Custom);
134
135 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
136 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
137
138 setStackPointerRegisterToSaveRestore(Alpha::R30);
139
140 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
141 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000142 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000143 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000144 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000145 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
147 setJumpBufSize(272);
148 setJumpBufAlignment(16);
149
150 computeRegisterProperties();
151}
152
153const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
154 switch (Opcode) {
155 default: return 0;
156 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
157 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
158 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
159 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
160 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
161 case AlphaISD::RelLit: return "Alpha::RelLit";
162 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
163 case AlphaISD::CALL: return "Alpha::CALL";
164 case AlphaISD::DivCall: return "Alpha::DivCall";
165 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
166 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
167 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
168 }
169}
170
171static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
172 MVT::ValueType PtrVT = Op.getValueType();
173 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
174 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
175 SDOperand Zero = DAG.getConstant(0, PtrVT);
176
177 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
178 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
179 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
180 return Lo;
181}
182
183//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
184//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
185
186//For now, just use variable size stack frame format
187
188//In a standard call, the first six items are passed in registers $16
189//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
190//of argument-to-register correspondence.) The remaining items are
191//collected in a memory argument list that is a naturally aligned
192//array of quadwords. In a standard call, this list, if present, must
193//be passed at 0(SP).
194//7 ... n 0(SP) ... (n-7)*8(SP)
195
196// //#define FP $15
197// //#define RA $26
198// //#define PV $27
199// //#define GP $29
200// //#define SP $30
201
202static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
203 int &VarArgsBase,
204 int &VarArgsOffset) {
205 MachineFunction &MF = DAG.getMachineFunction();
206 MachineFrameInfo *MFI = MF.getFrameInfo();
207 std::vector<SDOperand> ArgValues;
208 SDOperand Root = Op.getOperand(0);
209
210 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
211 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
212
213 unsigned args_int[] = {
214 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
215 unsigned args_float[] = {
216 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
217
218 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
219 SDOperand argt;
220 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
221 SDOperand ArgVal;
222
223 if (ArgNo < 6) {
224 switch (ObjectVT) {
225 default:
226 cerr << "Unknown Type " << ObjectVT << "\n";
227 abort();
228 case MVT::f64:
229 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
230 &Alpha::F8RCRegClass);
231 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
232 break;
233 case MVT::f32:
234 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
235 &Alpha::F4RCRegClass);
236 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
237 break;
238 case MVT::i64:
239 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
240 &Alpha::GPRCRegClass);
241 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
242 break;
243 }
244 } else { //more args
245 // Create the frame index object for this incoming parameter...
246 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
247
248 // Create the SelectionDAG nodes corresponding to a load
249 //from this parameter
250 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
251 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
252 }
253 ArgValues.push_back(ArgVal);
254 }
255
256 // If the functions takes variable number of arguments, copy all regs to stack
257 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
258 if (isVarArg) {
259 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
260 std::vector<SDOperand> LS;
261 for (int i = 0; i < 6; ++i) {
262 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
263 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
264 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
265 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
266 if (i == 0) VarArgsBase = FI;
267 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
268 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
269
270 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
271 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
272 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
273 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
274 SDFI = DAG.getFrameIndex(FI, MVT::i64);
275 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
276 }
277
278 //Set up a token factor with all the stack traffic
279 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
280 }
281
282 ArgValues.push_back(Root);
283
284 // Return the new list of results.
285 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
286 Op.Val->value_end());
287 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
288}
289
290static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
291 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
292 DAG.getNode(AlphaISD::GlobalRetAddr,
293 MVT::i64),
294 SDOperand());
295 switch (Op.getNumOperands()) {
296 default:
297 assert(0 && "Do not know how to return this many arguments!");
298 abort();
299 case 1:
300 break;
301 //return SDOperand(); // ret void is legal
302 case 3: {
303 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
304 unsigned ArgReg;
305 if (MVT::isInteger(ArgVT))
306 ArgReg = Alpha::R0;
307 else {
308 assert(MVT::isFloatingPoint(ArgVT));
309 ArgReg = Alpha::F0;
310 }
311 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
312 if (DAG.getMachineFunction().liveout_empty())
313 DAG.getMachineFunction().addLiveOut(ArgReg);
314 break;
315 }
316 }
317 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
318}
319
320std::pair<SDOperand, SDOperand>
321AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
322 bool RetTyIsSigned, bool isVarArg,
323 unsigned CallingConv, bool isTailCall,
324 SDOperand Callee, ArgListTy &Args,
325 SelectionDAG &DAG) {
326 int NumBytes = 0;
327 if (Args.size() > 6)
328 NumBytes = (Args.size() - 6) * 8;
329
330 Chain = DAG.getCALLSEQ_START(Chain,
331 DAG.getConstant(NumBytes, getPointerTy()));
332 std::vector<SDOperand> args_to_use;
333 for (unsigned i = 0, e = Args.size(); i != e; ++i)
334 {
335 switch (getValueType(Args[i].Ty)) {
336 default: assert(0 && "Unexpected ValueType for argument!");
337 case MVT::i1:
338 case MVT::i8:
339 case MVT::i16:
340 case MVT::i32:
341 // Promote the integer to 64 bits. If the input type is signed use a
342 // sign extend, otherwise use a zero extend.
343 if (Args[i].isSExt)
344 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
345 else if (Args[i].isZExt)
346 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
347 else
348 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
349 break;
350 case MVT::i64:
351 case MVT::f64:
352 case MVT::f32:
353 break;
354 }
355 args_to_use.push_back(Args[i].Node);
356 }
357
358 std::vector<MVT::ValueType> RetVals;
359 MVT::ValueType RetTyVT = getValueType(RetTy);
360 MVT::ValueType ActualRetTyVT = RetTyVT;
361 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
362 ActualRetTyVT = MVT::i64;
363
364 if (RetTyVT != MVT::isVoid)
365 RetVals.push_back(ActualRetTyVT);
366 RetVals.push_back(MVT::Other);
367
368 std::vector<SDOperand> Ops;
369 Ops.push_back(Chain);
370 Ops.push_back(Callee);
371 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
372 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
373 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
374 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
375 DAG.getConstant(NumBytes, getPointerTy()));
376 SDOperand RetVal = TheCall;
377
378 if (RetTyVT != ActualRetTyVT) {
379 RetVal = DAG.getNode(RetTyIsSigned ? ISD::AssertSext : ISD::AssertZext,
380 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
381 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
382 }
383
384 return std::make_pair(RetVal, Chain);
385}
386
387/// LowerOperation - Provide custom lowering hooks for some operations.
388///
389SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
390 switch (Op.getOpcode()) {
391 default: assert(0 && "Wasn't expecting to be able to lower this!");
392 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
393 VarArgsBase,
394 VarArgsOffset);
395
396 case ISD::RET: return LowerRET(Op,DAG);
397 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
398
399 case ISD::SINT_TO_FP: {
400 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
401 "Unhandled SINT_TO_FP type in custom expander!");
402 SDOperand LD;
403 bool isDouble = MVT::f64 == Op.getValueType();
404 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
405 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
406 isDouble?MVT::f64:MVT::f32, LD);
407 return FP;
408 }
409 case ISD::FP_TO_SINT: {
410 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
411 SDOperand src = Op.getOperand(0);
412
413 if (!isDouble) //Promote
414 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
415
416 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
417
418 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
419 }
420 case ISD::ConstantPool: {
421 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
422 Constant *C = CP->getConstVal();
423 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
424
425 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
426 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
427 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
428 return Lo;
429 }
430 case ISD::GlobalTLSAddress:
431 assert(0 && "TLS not implemented for Alpha.");
432 case ISD::GlobalAddress: {
433 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
434 GlobalValue *GV = GSDN->getGlobal();
435 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
436
437 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
438 if (GV->hasInternalLinkage()) {
439 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
440 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
441 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
442 return Lo;
443 } else
444 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
445 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
446 }
447 case ISD::ExternalSymbol: {
448 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
449 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
450 ->getSymbol(), MVT::i64),
451 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
452 }
453
454 case ISD::UREM:
455 case ISD::SREM:
456 //Expand only on constant case
457 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
458 MVT::ValueType VT = Op.Val->getValueType(0);
459 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
460 BuildUDIV(Op.Val, DAG, NULL) :
461 BuildSDIV(Op.Val, DAG, NULL);
462 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
463 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
464 return Tmp1;
465 }
466 //fall through
467 case ISD::SDIV:
468 case ISD::UDIV:
469 if (MVT::isInteger(Op.getValueType())) {
470 if (Op.getOperand(1).getOpcode() == ISD::Constant)
471 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
472 : BuildUDIV(Op.Val, DAG, NULL);
473 const char* opstr = 0;
474 switch (Op.getOpcode()) {
475 case ISD::UREM: opstr = "__remqu"; break;
476 case ISD::SREM: opstr = "__remq"; break;
477 case ISD::UDIV: opstr = "__divqu"; break;
478 case ISD::SDIV: opstr = "__divq"; break;
479 }
480 SDOperand Tmp1 = Op.getOperand(0),
481 Tmp2 = Op.getOperand(1),
482 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
483 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
484 }
485 break;
486
487 case ISD::VAARG: {
488 SDOperand Chain = Op.getOperand(0);
489 SDOperand VAListP = Op.getOperand(1);
490 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
491
492 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS->getValue(),
493 VAListS->getOffset());
494 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
495 DAG.getConstant(8, MVT::i64));
496 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
497 Tmp, NULL, 0, MVT::i32);
498 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
499 if (MVT::isFloatingPoint(Op.getValueType()))
500 {
501 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
502 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
503 DAG.getConstant(8*6, MVT::i64));
504 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
505 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
506 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
507 }
508
509 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
510 DAG.getConstant(8, MVT::i64));
511 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
512 Tmp, NULL, 0, MVT::i32);
513
514 SDOperand Result;
515 if (Op.getValueType() == MVT::i32)
516 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
517 NULL, 0, MVT::i32);
518 else
519 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
520 return Result;
521 }
522 case ISD::VACOPY: {
523 SDOperand Chain = Op.getOperand(0);
524 SDOperand DestP = Op.getOperand(1);
525 SDOperand SrcP = Op.getOperand(2);
526 SrcValueSDNode *DestS = cast<SrcValueSDNode>(Op.getOperand(3));
527 SrcValueSDNode *SrcS = cast<SrcValueSDNode>(Op.getOperand(4));
528
529 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP,
530 SrcS->getValue(), SrcS->getOffset());
531 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS->getValue(),
532 DestS->getOffset());
533 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
534 DAG.getConstant(8, MVT::i64));
535 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
536 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
537 DAG.getConstant(8, MVT::i64));
538 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
539 }
540 case ISD::VASTART: {
541 SDOperand Chain = Op.getOperand(0);
542 SDOperand VAListP = Op.getOperand(1);
543 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
544
545 // vastart stores the address of the VarArgsBase and VarArgsOffset
546 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
547 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS->getValue(),
548 VAListS->getOffset());
549 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
550 DAG.getConstant(8, MVT::i64));
551 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
552 SA2, NULL, 0, MVT::i32);
553 }
554 case ISD::RETURNADDR:
555 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
556 //FIXME: implement
557 case ISD::FRAMEADDR: break;
558 }
559
560 return SDOperand();
561}
562
563SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
564 SelectionDAG &DAG) {
565 assert(Op.getValueType() == MVT::i32 &&
566 Op.getOpcode() == ISD::VAARG &&
567 "Unknown node to custom promote!");
568
569 // The code in LowerOperation already handles i32 vaarg
570 return LowerOperation(Op, DAG);
571}
572
573
574//Inline Asm
575
576/// getConstraintType - Given a constraint letter, return the type of
577/// constraint it is for this target.
578AlphaTargetLowering::ConstraintType
579AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
580 if (Constraint.size() == 1) {
581 switch (Constraint[0]) {
582 default: break;
583 case 'f':
584 case 'r':
585 return C_RegisterClass;
586 }
587 }
588 return TargetLowering::getConstraintType(Constraint);
589}
590
591std::vector<unsigned> AlphaTargetLowering::
592getRegClassForInlineAsmConstraint(const std::string &Constraint,
593 MVT::ValueType VT) const {
594 if (Constraint.size() == 1) {
595 switch (Constraint[0]) {
596 default: break; // Unknown constriant letter
597 case 'f':
598 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
599 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
600 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
601 Alpha::F9 , Alpha::F10, Alpha::F11,
602 Alpha::F12, Alpha::F13, Alpha::F14,
603 Alpha::F15, Alpha::F16, Alpha::F17,
604 Alpha::F18, Alpha::F19, Alpha::F20,
605 Alpha::F21, Alpha::F22, Alpha::F23,
606 Alpha::F24, Alpha::F25, Alpha::F26,
607 Alpha::F27, Alpha::F28, Alpha::F29,
608 Alpha::F30, Alpha::F31, 0);
609 case 'r':
610 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
611 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
612 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
613 Alpha::R9 , Alpha::R10, Alpha::R11,
614 Alpha::R12, Alpha::R13, Alpha::R14,
615 Alpha::R15, Alpha::R16, Alpha::R17,
616 Alpha::R18, Alpha::R19, Alpha::R20,
617 Alpha::R21, Alpha::R22, Alpha::R23,
618 Alpha::R24, Alpha::R25, Alpha::R26,
619 Alpha::R27, Alpha::R28, Alpha::R29,
620 Alpha::R30, Alpha::R31, 0);
621 }
622 }
623
624 return std::vector<unsigned>();
625}