blob: dc35424804251d9526066e6e0fa3e057b81841e2 [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
16#include "SparcTargetMachine.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000017#include "llvm/Function.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000024#include "llvm/ADT/VectorExtras.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000025using namespace llvm;
26
Chris Lattner5a65b922008-03-17 05:41:48 +000027
28//===----------------------------------------------------------------------===//
29// Calling Convention Implementation
30//===----------------------------------------------------------------------===//
31
32#include "SparcGenCallingConv.inc"
33
Dan Gohman475871a2008-07-27 21:46:04 +000034static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Chris Lattner5a65b922008-03-17 05:41:48 +000035 // CCValAssign - represent the assignment of the return value to locations.
36 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner98949a62008-03-17 06:01:07 +000037 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner5a65b922008-03-17 05:41:48 +000038 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Anton Korobeynikov53835702008-10-10 20:27:31 +000039
Chris Lattner5a65b922008-03-17 05:41:48 +000040 // CCState - Info about the registers and stack slot.
41 CCState CCInfo(CC, isVarArg, DAG.getTarget(), RVLocs);
Anton Korobeynikov53835702008-10-10 20:27:31 +000042
Chris Lattner5a65b922008-03-17 05:41:48 +000043 // Analize return values of ISD::RET
Gabor Greifba36cb52008-08-28 21:40:38 +000044 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +000045
Chris Lattner5a65b922008-03-17 05:41:48 +000046 // If this is the first return lowered for this function, add the regs to the
47 // liveout set for the function.
48 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
49 for (unsigned i = 0; i != RVLocs.size(); ++i)
50 if (RVLocs[i].isRegLoc())
51 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
52 }
Anton Korobeynikov53835702008-10-10 20:27:31 +000053
Dan Gohman475871a2008-07-27 21:46:04 +000054 SDValue Chain = Op.getOperand(0);
55 SDValue Flag;
Chris Lattner5a65b922008-03-17 05:41:48 +000056
57 // Copy the result values into the output registers.
58 for (unsigned i = 0; i != RVLocs.size(); ++i) {
59 CCValAssign &VA = RVLocs[i];
60 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +000061
Chris Lattner5a65b922008-03-17 05:41:48 +000062 // ISD::RET => ret chain, (regnum1,val1), ...
63 // So i*2+1 index only the regnums.
64 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +000065
Chris Lattner5a65b922008-03-17 05:41:48 +000066 // Guarantee that all emitted copies are stuck together with flags.
67 Flag = Chain.getValue(1);
68 }
Anton Korobeynikov53835702008-10-10 20:27:31 +000069
Gabor Greifba36cb52008-08-28 21:40:38 +000070 if (Flag.getNode())
Chris Lattner5a65b922008-03-17 05:41:48 +000071 return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Chain, Flag);
72 return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Chain);
73}
74
75/// LowerArguments - V8 uses a very simple ABI, where all values are passed in
76/// either one or two GPRs, including FP values. TODO: we should pass FP values
77/// in FP registers for fastcc functions.
Dan Gohmana44b6742008-06-30 20:31:15 +000078void
79SparcTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +000080 SmallVectorImpl<SDValue> &ArgValues) {
Chris Lattner5a65b922008-03-17 05:41:48 +000081 MachineFunction &MF = DAG.getMachineFunction();
82 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Anton Korobeynikov53835702008-10-10 20:27:31 +000083
Chris Lattner5a65b922008-03-17 05:41:48 +000084 static const unsigned ArgRegs[] = {
85 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
86 };
Anton Korobeynikov53835702008-10-10 20:27:31 +000087
Chris Lattner5a65b922008-03-17 05:41:48 +000088 const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6;
89 unsigned ArgOffset = 68;
Anton Korobeynikov53835702008-10-10 20:27:31 +000090
Dan Gohman475871a2008-07-27 21:46:04 +000091 SDValue Root = DAG.getRoot();
92 std::vector<SDValue> OutChains;
Chris Lattner5a65b922008-03-17 05:41:48 +000093
94 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000095 MVT ObjectVT = getValueType(I->getType());
Anton Korobeynikov53835702008-10-10 20:27:31 +000096
Duncan Sands83ec4b62008-06-06 12:08:01 +000097 switch (ObjectVT.getSimpleVT()) {
Chris Lattner5a65b922008-03-17 05:41:48 +000098 default: assert(0 && "Unhandled argument type!");
99 case MVT::i1:
100 case MVT::i8:
101 case MVT::i16:
102 case MVT::i32:
103 if (I->use_empty()) { // Argument is dead.
104 if (CurArgReg < ArgRegEnd) ++CurArgReg;
105 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
106 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
107 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
108 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000109 SDValue Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000110 if (ObjectVT != MVT::i32) {
111 unsigned AssertOp = ISD::AssertSext;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000112 Arg = DAG.getNode(AssertOp, MVT::i32, Arg,
Chris Lattner5a65b922008-03-17 05:41:48 +0000113 DAG.getValueType(ObjectVT));
114 Arg = DAG.getNode(ISD::TRUNCATE, ObjectVT, Arg);
115 }
116 ArgValues.push_back(Arg);
117 } else {
118 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000119 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
120 SDValue Load;
Chris Lattner5a65b922008-03-17 05:41:48 +0000121 if (ObjectVT == MVT::i32) {
122 Load = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
123 } else {
124 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
125
126 // Sparc is big endian, so add an offset based on the ObjectVT.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000127 unsigned Offset = 4-std::max(1U, ObjectVT.getSizeInBits()/8);
Chris Lattner5a65b922008-03-17 05:41:48 +0000128 FIPtr = DAG.getNode(ISD::ADD, MVT::i32, FIPtr,
129 DAG.getConstant(Offset, MVT::i32));
130 Load = DAG.getExtLoad(LoadOp, MVT::i32, Root, FIPtr,
131 NULL, 0, ObjectVT);
132 Load = DAG.getNode(ISD::TRUNCATE, ObjectVT, Load);
133 }
134 ArgValues.push_back(Load);
135 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000136
Chris Lattner5a65b922008-03-17 05:41:48 +0000137 ArgOffset += 4;
138 break;
139 case MVT::f32:
140 if (I->use_empty()) { // Argument is dead.
141 if (CurArgReg < ArgRegEnd) ++CurArgReg;
142 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
143 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
144 // FP value is passed in an integer register.
145 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
146 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000147 SDValue Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000148
149 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Arg);
150 ArgValues.push_back(Arg);
151 } else {
152 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000153 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
154 SDValue Load = DAG.getLoad(MVT::f32, Root, FIPtr, NULL, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000155 ArgValues.push_back(Load);
156 }
157 ArgOffset += 4;
158 break;
159
160 case MVT::i64:
161 case MVT::f64:
162 if (I->use_empty()) { // Argument is dead.
163 if (CurArgReg < ArgRegEnd) ++CurArgReg;
164 if (CurArgReg < ArgRegEnd) ++CurArgReg;
165 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
Chris Lattner5a65b922008-03-17 05:41:48 +0000166 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000167 SDValue HiVal;
Chris Lattner5a65b922008-03-17 05:41:48 +0000168 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
169 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
170 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegHi);
171 HiVal = DAG.getCopyFromReg(Root, VRegHi, MVT::i32);
172 } else {
173 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000174 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000175 HiVal = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
176 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000177
Dan Gohman475871a2008-07-27 21:46:04 +0000178 SDValue LoVal;
Chris Lattner5a65b922008-03-17 05:41:48 +0000179 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
180 unsigned VRegLo = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
181 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegLo);
182 LoVal = DAG.getCopyFromReg(Root, VRegLo, MVT::i32);
183 } else {
184 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4);
Dan Gohman475871a2008-07-27 21:46:04 +0000185 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000186 LoVal = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
187 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000188
Chris Lattner5a65b922008-03-17 05:41:48 +0000189 // Compose the two halves together into an i64 unit.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000190 SDValue WholeValue =
Chris Lattner5a65b922008-03-17 05:41:48 +0000191 DAG.getNode(ISD::BUILD_PAIR, MVT::i64, LoVal, HiVal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000192
Chris Lattner5a65b922008-03-17 05:41:48 +0000193 // If we want a double, do a bit convert.
194 if (ObjectVT == MVT::f64)
195 WholeValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, WholeValue);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000196
Chris Lattner5a65b922008-03-17 05:41:48 +0000197 ArgValues.push_back(WholeValue);
198 }
199 ArgOffset += 8;
200 break;
201 }
202 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000203
Chris Lattner5a65b922008-03-17 05:41:48 +0000204 // Store remaining ArgRegs to the stack if this is a varargs function.
205 if (F.isVarArg()) {
206 // Remember the vararg offset for the va_start implementation.
207 VarArgsFrameOffset = ArgOffset;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000208
Chris Lattner5a65b922008-03-17 05:41:48 +0000209 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
210 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
211 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000212 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000213
214 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000215 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000216
217 OutChains.push_back(DAG.getStore(DAG.getRoot(), Arg, FIPtr, NULL, 0));
218 ArgOffset += 4;
219 }
220 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000221
Chris Lattner5a65b922008-03-17 05:41:48 +0000222 if (!OutChains.empty())
223 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
224 &OutChains[0], OutChains.size()));
Chris Lattner5a65b922008-03-17 05:41:48 +0000225}
226
Dan Gohman475871a2008-07-27 21:46:04 +0000227static SDValue LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000228 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
229 unsigned CallingConv = TheCall->getCallingConv();
230 SDValue Chain = TheCall->getChain();
231 SDValue Callee = TheCall->getCallee();
232 bool isVarArg = TheCall->isVarArg();
Chris Lattner98949a62008-03-17 06:01:07 +0000233
Chris Lattner315123f2008-03-17 06:58:37 +0000234#if 0
235 // Analyze operands of the call, assigning locations to each operand.
236 SmallVector<CCValAssign, 16> ArgLocs;
237 CCState CCInfo(CallingConv, isVarArg, DAG.getTarget(), ArgLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +0000238 CCInfo.AnalyzeCallOperands(Op.getNode(), CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000239
Chris Lattner315123f2008-03-17 06:58:37 +0000240 // Get the size of the outgoing arguments stack space requirement.
241 unsigned ArgsSize = CCInfo.getNextStackOffset();
242 // FIXME: We can't use this until f64 is known to take two GPRs.
243#else
244 (void)CC_Sparc32;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000245
Chris Lattner5a65b922008-03-17 05:41:48 +0000246 // Count the size of the outgoing arguments.
247 unsigned ArgsSize = 0;
Dan Gohman095cc292008-09-13 01:54:27 +0000248 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
249 switch (TheCall->getArg(i).getValueType().getSimpleVT()) {
Chris Lattner315123f2008-03-17 06:58:37 +0000250 default: assert(0 && "Unknown value type!");
251 case MVT::i1:
252 case MVT::i8:
253 case MVT::i16:
254 case MVT::i32:
255 case MVT::f32:
256 ArgsSize += 4;
257 break;
258 case MVT::i64:
259 case MVT::f64:
260 ArgsSize += 8;
261 break;
Chris Lattner5a65b922008-03-17 05:41:48 +0000262 }
263 }
264 if (ArgsSize > 4*6)
265 ArgsSize -= 4*6; // Space for first 6 arguments is prereserved.
266 else
267 ArgsSize = 0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000268#endif
269
Chris Lattner5a65b922008-03-17 05:41:48 +0000270 // Keep stack frames 8-byte aligned.
271 ArgsSize = (ArgsSize+7) & ~7;
272
Chris Lattnere563bbc2008-10-11 22:08:30 +0000273 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000274
Dan Gohman475871a2008-07-27 21:46:04 +0000275 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
276 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000277
Chris Lattner315123f2008-03-17 06:58:37 +0000278#if 0
279 // Walk the register/memloc assignments, inserting copies/loads.
280 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
281 CCValAssign &VA = ArgLocs[i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000282
Chris Lattner315123f2008-03-17 06:58:37 +0000283 // Arguments start after the 5 first operands of ISD::CALL
Dan Gohman095cc292008-09-13 01:54:27 +0000284 SDValue Arg = TheCall->getArg(i);
Chris Lattner315123f2008-03-17 06:58:37 +0000285
286 // Promote the value if needed.
287 switch (VA.getLocInfo()) {
288 default: assert(0 && "Unknown loc info!");
289 case CCValAssign::Full: break;
290 case CCValAssign::SExt:
291 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
292 break;
293 case CCValAssign::ZExt:
294 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
295 break;
296 case CCValAssign::AExt:
297 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
298 break;
299 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000300
301 // Arguments that can be passed on register must be kept at
Chris Lattner315123f2008-03-17 06:58:37 +0000302 // RegsToPass vector
303 if (VA.isRegLoc()) {
304 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
305 continue;
306 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000307
Chris Lattner315123f2008-03-17 06:58:37 +0000308 assert(VA.isMemLoc());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000309
Chris Lattner315123f2008-03-17 06:58:37 +0000310 // Create a store off the stack pointer for this argument.
Dan Gohman475871a2008-07-27 21:46:04 +0000311 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Chris Lattner315123f2008-03-17 06:58:37 +0000312 // FIXME: VERIFY THAT 68 IS RIGHT.
Dan Gohman475871a2008-07-27 21:46:04 +0000313 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+68);
Chris Lattner315123f2008-03-17 06:58:37 +0000314 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
315 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
316 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000317
318#else
Chris Lattner315123f2008-03-17 06:58:37 +0000319 static const unsigned ArgRegs[] = {
320 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
321 };
Chris Lattner5a65b922008-03-17 05:41:48 +0000322 unsigned ArgOffset = 68;
Chris Lattner315123f2008-03-17 06:58:37 +0000323
Dan Gohman095cc292008-09-13 01:54:27 +0000324 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
325 SDValue Val = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000326 MVT ObjectVT = Val.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000327 SDValue ValToStore(0, 0);
Chris Lattner5a65b922008-03-17 05:41:48 +0000328 unsigned ObjSize;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 switch (ObjectVT.getSimpleVT()) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000330 default: assert(0 && "Unhandled argument type!");
Chris Lattner5a65b922008-03-17 05:41:48 +0000331 case MVT::i32:
332 ObjSize = 4;
333
Chris Lattner315123f2008-03-17 06:58:37 +0000334 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000335 ValToStore = Val;
336 } else {
Chris Lattner315123f2008-03-17 06:58:37 +0000337 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Val));
Chris Lattner5a65b922008-03-17 05:41:48 +0000338 }
339 break;
340 case MVT::f32:
341 ObjSize = 4;
Chris Lattner315123f2008-03-17 06:58:37 +0000342 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000343 ValToStore = Val;
344 } else {
345 // Convert this to a FP value in an int reg.
346 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
Chris Lattner315123f2008-03-17 06:58:37 +0000347 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Val));
Chris Lattner5a65b922008-03-17 05:41:48 +0000348 }
349 break;
350 case MVT::f64:
351 ObjSize = 8;
Chris Lattner5a65b922008-03-17 05:41:48 +0000352 // Otherwise, convert this to a FP value in int regs.
353 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Val);
354 // FALL THROUGH
355 case MVT::i64:
356 ObjSize = 8;
Chris Lattner315123f2008-03-17 06:58:37 +0000357 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000358 ValToStore = Val; // Whole thing is passed in memory.
359 break;
360 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000361
Chris Lattner5a65b922008-03-17 05:41:48 +0000362 // Split the value into top and bottom part. Top part goes in a reg.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000363 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val,
Chris Lattner5a65b922008-03-17 05:41:48 +0000364 DAG.getConstant(1, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +0000365 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val,
Chris Lattner5a65b922008-03-17 05:41:48 +0000366 DAG.getConstant(0, MVT::i32));
Chris Lattner315123f2008-03-17 06:58:37 +0000367 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Hi));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000368
Chris Lattner315123f2008-03-17 06:58:37 +0000369 if (RegsToPass.size() >= 6) {
Chris Lattner5a65b922008-03-17 05:41:48 +0000370 ValToStore = Lo;
371 ArgOffset += 4;
372 ObjSize = 4;
373 } else {
Chris Lattner315123f2008-03-17 06:58:37 +0000374 RegsToPass.push_back(std::make_pair(ArgRegs[RegsToPass.size()], Lo));
Chris Lattner5a65b922008-03-17 05:41:48 +0000375 }
376 break;
377 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000378
Gabor Greifba36cb52008-08-28 21:40:38 +0000379 if (ValToStore.getNode()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000380 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
381 SDValue PtrOff = DAG.getConstant(ArgOffset, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000382 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Chris Lattner315123f2008-03-17 06:58:37 +0000383 MemOpChains.push_back(DAG.getStore(Chain, ValToStore, PtrOff, NULL, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000384 }
385 ArgOffset += ObjSize;
386 }
Chris Lattner315123f2008-03-17 06:58:37 +0000387#endif
Anton Korobeynikov53835702008-10-10 20:27:31 +0000388
Chris Lattner5a65b922008-03-17 05:41:48 +0000389 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000390 if (!MemOpChains.empty())
391 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
392 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000393
394 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000395 // chain and flag operands which copy the outgoing args into registers.
396 // The InFlag in necessary since all emited instructions must be
397 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000398 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000399 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
400 unsigned Reg = RegsToPass[i].first;
401 // Remap I0->I7 -> O0->O7.
402 if (Reg >= SP::I0 && Reg <= SP::I7)
403 Reg = Reg-SP::I0+SP::O0;
404
405 Chain = DAG.getCopyToReg(Chain, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000406 InFlag = Chain.getValue(1);
407 }
408
409 // If the callee is a GlobalAddress node (quite common, every direct call is)
410 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000411 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000412 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
413 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000414 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
415 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000416
Duncan Sands83ec4b62008-06-06 12:08:01 +0000417 std::vector<MVT> NodeTys;
Chris Lattner5a65b922008-03-17 05:41:48 +0000418 NodeTys.push_back(MVT::Other); // Returns a chain
419 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Dan Gohman475871a2008-07-27 21:46:04 +0000420 SDValue Ops[] = { Chain, Callee, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000421 Chain = DAG.getNode(SPISD::CALL, NodeTys, Ops, InFlag.getNode() ? 3 : 2);
Chris Lattner5a65b922008-03-17 05:41:48 +0000422 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000423
Chris Lattnere563bbc2008-10-11 22:08:30 +0000424 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
425 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000426 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000427
Chris Lattner98949a62008-03-17 06:01:07 +0000428 // Assign locations to each value returned by this call.
429 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner315123f2008-03-17 06:58:37 +0000430 CCState RVInfo(CallingConv, isVarArg, DAG.getTarget(), RVLocs);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000431
Dan Gohman095cc292008-09-13 01:54:27 +0000432 RVInfo.AnalyzeCallResult(TheCall, RetCC_Sparc32);
Dan Gohman475871a2008-07-27 21:46:04 +0000433 SmallVector<SDValue, 8> ResultVals;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000434
Chris Lattner98949a62008-03-17 06:01:07 +0000435 // Copy all of the result registers out of their specified physreg.
436 for (unsigned i = 0; i != RVLocs.size(); ++i) {
437 unsigned Reg = RVLocs[i].getLocReg();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000438
Chris Lattner98949a62008-03-17 06:01:07 +0000439 // Remap I0->I7 -> O0->O7.
440 if (Reg >= SP::I0 && Reg <= SP::I7)
441 Reg = Reg-SP::I0+SP::O0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000442
Chris Lattner98949a62008-03-17 06:01:07 +0000443 Chain = DAG.getCopyFromReg(Chain, Reg,
444 RVLocs[i].getValVT(), InFlag).getValue(1);
445 InFlag = Chain.getValue(2);
446 ResultVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000447 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000448
Chris Lattner98949a62008-03-17 06:01:07 +0000449 ResultVals.push_back(Chain);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000450
Chris Lattner98949a62008-03-17 06:01:07 +0000451 // Merge everything together with a MERGE_VALUES node.
Dan Gohman095cc292008-09-13 01:54:27 +0000452 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Duncan Sandsf9516202008-06-30 10:19:09 +0000453 ResultVals.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000454}
455
456
457
Chris Lattnerd23405e2008-03-17 03:21:36 +0000458//===----------------------------------------------------------------------===//
459// TargetLowering Implementation
460//===----------------------------------------------------------------------===//
461
462/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
463/// condition.
464static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
465 switch (CC) {
466 default: assert(0 && "Unknown integer condition code!");
467 case ISD::SETEQ: return SPCC::ICC_E;
468 case ISD::SETNE: return SPCC::ICC_NE;
469 case ISD::SETLT: return SPCC::ICC_L;
470 case ISD::SETGT: return SPCC::ICC_G;
471 case ISD::SETLE: return SPCC::ICC_LE;
472 case ISD::SETGE: return SPCC::ICC_GE;
473 case ISD::SETULT: return SPCC::ICC_CS;
474 case ISD::SETULE: return SPCC::ICC_LEU;
475 case ISD::SETUGT: return SPCC::ICC_GU;
476 case ISD::SETUGE: return SPCC::ICC_CC;
477 }
478}
479
480/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
481/// FCC condition.
482static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
483 switch (CC) {
484 default: assert(0 && "Unknown fp condition code!");
485 case ISD::SETEQ:
486 case ISD::SETOEQ: return SPCC::FCC_E;
487 case ISD::SETNE:
488 case ISD::SETUNE: return SPCC::FCC_NE;
489 case ISD::SETLT:
490 case ISD::SETOLT: return SPCC::FCC_L;
491 case ISD::SETGT:
492 case ISD::SETOGT: return SPCC::FCC_G;
493 case ISD::SETLE:
494 case ISD::SETOLE: return SPCC::FCC_LE;
495 case ISD::SETGE:
496 case ISD::SETOGE: return SPCC::FCC_GE;
497 case ISD::SETULT: return SPCC::FCC_UL;
498 case ISD::SETULE: return SPCC::FCC_ULE;
499 case ISD::SETUGT: return SPCC::FCC_UG;
500 case ISD::SETUGE: return SPCC::FCC_UGE;
501 case ISD::SETUO: return SPCC::FCC_U;
502 case ISD::SETO: return SPCC::FCC_O;
503 case ISD::SETONE: return SPCC::FCC_LG;
504 case ISD::SETUEQ: return SPCC::FCC_UE;
505 }
506}
507
508
509SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
510 : TargetLowering(TM) {
Anton Korobeynikov53835702008-10-10 20:27:31 +0000511
Chris Lattnerd23405e2008-03-17 03:21:36 +0000512 // Set up the register classes.
513 addRegisterClass(MVT::i32, SP::IntRegsRegisterClass);
514 addRegisterClass(MVT::f32, SP::FPRegsRegisterClass);
515 addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass);
516
517 // Turn FP extload into load/fextend
518 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
519 // Sparc doesn't have i1 sign extending load
520 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
521 // Turn FP truncstore into trunc + store.
522 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
523
524 // Custom legalize GlobalAddress nodes into LO/HI parts.
525 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
526 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
527 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000528
Chris Lattnerd23405e2008-03-17 03:21:36 +0000529 // Sparc doesn't have sext_inreg, replace them with shl/sra
530 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
531 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
532 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
533
534 // Sparc has no REM or DIVREM operations.
535 setOperationAction(ISD::UREM, MVT::i32, Expand);
536 setOperationAction(ISD::SREM, MVT::i32, Expand);
537 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
538 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
539
540 // Custom expand fp<->sint
541 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
542 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
543
544 // Expand fp<->uint
545 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
546 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000547
Chris Lattnerd23405e2008-03-17 03:21:36 +0000548 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
549 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000550
Chris Lattnerd23405e2008-03-17 03:21:36 +0000551 // Sparc has no select or setcc: expand to SELECT_CC.
552 setOperationAction(ISD::SELECT, MVT::i32, Expand);
553 setOperationAction(ISD::SELECT, MVT::f32, Expand);
554 setOperationAction(ISD::SELECT, MVT::f64, Expand);
555 setOperationAction(ISD::SETCC, MVT::i32, Expand);
556 setOperationAction(ISD::SETCC, MVT::f32, Expand);
557 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000558
Chris Lattnerd23405e2008-03-17 03:21:36 +0000559 // Sparc doesn't have BRCOND either, it has BR_CC.
560 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
561 setOperationAction(ISD::BRIND, MVT::Other, Expand);
562 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
563 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
564 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
565 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000566
Chris Lattnerd23405e2008-03-17 03:21:36 +0000567 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
568 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
569 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000570
Chris Lattnerd23405e2008-03-17 03:21:36 +0000571 // SPARC has no intrinsics for these particular operations.
Chris Lattnerd23405e2008-03-17 03:21:36 +0000572 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
573
574 setOperationAction(ISD::FSIN , MVT::f64, Expand);
575 setOperationAction(ISD::FCOS , MVT::f64, Expand);
576 setOperationAction(ISD::FREM , MVT::f64, Expand);
577 setOperationAction(ISD::FSIN , MVT::f32, Expand);
578 setOperationAction(ISD::FCOS , MVT::f32, Expand);
579 setOperationAction(ISD::FREM , MVT::f32, Expand);
580 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
581 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
582 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
583 setOperationAction(ISD::ROTL , MVT::i32, Expand);
584 setOperationAction(ISD::ROTR , MVT::i32, Expand);
585 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
586 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
587 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
588 setOperationAction(ISD::FPOW , MVT::f64, Expand);
589 setOperationAction(ISD::FPOW , MVT::f32, Expand);
590
591 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
592 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
593 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
594
595 // FIXME: Sparc provides these multiplies, but we don't have them yet.
596 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov4b58b6a2008-10-10 20:29:31 +0000597 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000598
Chris Lattnerd23405e2008-03-17 03:21:36 +0000599 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000600 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000601 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000602 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
603 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000604
605 // RET must be custom lowered, to meet ABI requirements
606 setOperationAction(ISD::RET , MVT::Other, Custom);
607
608 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
609 setOperationAction(ISD::VASTART , MVT::Other, Custom);
610 // VAARG needs to be lowered to not do unaligned accesses for doubles.
611 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000612
Chris Lattnerd23405e2008-03-17 03:21:36 +0000613 // Use the default implementation.
614 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
615 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000616 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000617 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
618 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
619
620 // No debug info support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000621 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000622 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
623 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000624 setOperationAction(ISD::DECLARE, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000625
Chris Lattnerd23405e2008-03-17 03:21:36 +0000626 setStackPointerRegisterToSaveRestore(SP::O6);
627
628 if (TM.getSubtarget<SparcSubtarget>().isV9())
629 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000630
Chris Lattnerd23405e2008-03-17 03:21:36 +0000631 computeRegisterProperties();
632}
633
634const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
635 switch (Opcode) {
636 default: return 0;
637 case SPISD::CMPICC: return "SPISD::CMPICC";
638 case SPISD::CMPFCC: return "SPISD::CMPFCC";
639 case SPISD::BRICC: return "SPISD::BRICC";
640 case SPISD::BRFCC: return "SPISD::BRFCC";
641 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
642 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
643 case SPISD::Hi: return "SPISD::Hi";
644 case SPISD::Lo: return "SPISD::Lo";
645 case SPISD::FTOI: return "SPISD::FTOI";
646 case SPISD::ITOF: return "SPISD::ITOF";
647 case SPISD::CALL: return "SPISD::CALL";
648 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
649 }
650}
651
652/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
653/// be zero. Op is expected to be a target specific node. Used by DAG
654/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +0000655void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000656 const APInt &Mask,
Anton Korobeynikov53835702008-10-10 20:27:31 +0000657 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000658 APInt &KnownOne,
659 const SelectionDAG &DAG,
660 unsigned Depth) const {
661 APInt KnownZero2, KnownOne2;
662 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000663
Chris Lattnerd23405e2008-03-17 03:21:36 +0000664 switch (Op.getOpcode()) {
665 default: break;
666 case SPISD::SELECT_ICC:
667 case SPISD::SELECT_FCC:
668 DAG.ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne,
669 Depth+1);
670 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2,
671 Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000672 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
673 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
674
Chris Lattnerd23405e2008-03-17 03:21:36 +0000675 // Only known if known in both the LHS and RHS.
676 KnownOne &= KnownOne2;
677 KnownZero &= KnownZero2;
678 break;
679 }
680}
681
Chris Lattnerd23405e2008-03-17 03:21:36 +0000682// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
683// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +0000684static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000685 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000686 if (isa<ConstantSDNode>(RHS) &&
687 cast<ConstantSDNode>(RHS)->getZExtValue() == 0 &&
Anton Korobeynikov53835702008-10-10 20:27:31 +0000688 CC == ISD::SETNE &&
Chris Lattnerd23405e2008-03-17 03:21:36 +0000689 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
690 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
691 (LHS.getOpcode() == SPISD::SELECT_FCC &&
692 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
693 isa<ConstantSDNode>(LHS.getOperand(0)) &&
694 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000695 cast<ConstantSDNode>(LHS.getOperand(0))->getZExtValue() == 1 &&
696 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000697 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000698 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000699 LHS = CMPCC.getOperand(0);
700 RHS = CMPCC.getOperand(1);
701 }
702}
703
Dan Gohman475871a2008-07-27 21:46:04 +0000704static SDValue LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000705 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000706 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
707 SDValue Hi = DAG.getNode(SPISD::Hi, MVT::i32, GA);
708 SDValue Lo = DAG.getNode(SPISD::Lo, MVT::i32, GA);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000709 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
710}
711
Dan Gohman475871a2008-07-27 21:46:04 +0000712static SDValue LowerCONSTANTPOOL(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000713 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
714 Constant *C = N->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000715 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
716 SDValue Hi = DAG.getNode(SPISD::Hi, MVT::i32, CP);
717 SDValue Lo = DAG.getNode(SPISD::Lo, MVT::i32, CP);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000718 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
719}
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000722 // Convert the fp value to integer in an FP register.
723 assert(Op.getValueType() == MVT::i32);
724 Op = DAG.getNode(SPISD::FTOI, MVT::f32, Op.getOperand(0));
725 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
726}
727
Dan Gohman475871a2008-07-27 21:46:04 +0000728static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000729 assert(Op.getOperand(0).getValueType() == MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000730 SDValue Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +0000731 // Convert the int value to FP in an FP register.
732 return DAG.getNode(SPISD::ITOF, Op.getValueType(), Tmp);
733}
734
Dan Gohman475871a2008-07-27 21:46:04 +0000735static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
736 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000737 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000738 SDValue LHS = Op.getOperand(2);
739 SDValue RHS = Op.getOperand(3);
740 SDValue Dest = Op.getOperand(4);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000741 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000742
Chris Lattnerd23405e2008-03-17 03:21:36 +0000743 // If this is a br_cc of a "setcc", and if the setcc got lowered into
744 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
745 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000746
Chris Lattnerd23405e2008-03-17 03:21:36 +0000747 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +0000748 SDValue CompareFlag;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000749 if (LHS.getValueType() == MVT::i32) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000750 std::vector<MVT> VTs;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000751 VTs.push_back(MVT::i32);
752 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000753 SDValue Ops[2] = { LHS, RHS };
Chris Lattnerd23405e2008-03-17 03:21:36 +0000754 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
755 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
756 Opc = SPISD::BRICC;
757 } else {
758 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
759 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
760 Opc = SPISD::BRFCC;
761 }
762 return DAG.getNode(Opc, MVT::Other, Chain, Dest,
763 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
764}
765
Dan Gohman475871a2008-07-27 21:46:04 +0000766static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
767 SDValue LHS = Op.getOperand(0);
768 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000769 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +0000770 SDValue TrueVal = Op.getOperand(2);
771 SDValue FalseVal = Op.getOperand(3);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000772 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000773
Chris Lattnerd23405e2008-03-17 03:21:36 +0000774 // If this is a select_cc of a "setcc", and if the setcc got lowered into
775 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
776 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000777
Dan Gohman475871a2008-07-27 21:46:04 +0000778 SDValue CompareFlag;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000779 if (LHS.getValueType() == MVT::i32) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000780 std::vector<MVT> VTs;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000781 VTs.push_back(LHS.getValueType()); // subcc returns a value
782 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000783 SDValue Ops[2] = { LHS, RHS };
Chris Lattnerd23405e2008-03-17 03:21:36 +0000784 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
785 Opc = SPISD::SELECT_ICC;
786 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
787 } else {
788 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
789 Opc = SPISD::SELECT_FCC;
790 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
791 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000792 return DAG.getNode(Opc, TrueVal.getValueType(), TrueVal, FalseVal,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000793 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
794}
795
Dan Gohman475871a2008-07-27 21:46:04 +0000796static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000797 SparcTargetLowering &TLI) {
798 // vastart just stores the address of the VarArgsFrameIndex slot into the
799 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +0000800 SDValue Offset = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000801 DAG.getRegister(SP::I6, MVT::i32),
802 DAG.getConstant(TLI.getVarArgsFrameOffset(),
803 MVT::i32));
804 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
805 return DAG.getStore(Op.getOperand(0), Offset, Op.getOperand(1), SV, 0);
806}
807
Dan Gohman475871a2008-07-27 21:46:04 +0000808static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000809 SDNode *Node = Op.getNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000810 MVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000811 SDValue InChain = Node->getOperand(0);
812 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000813 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000814 SDValue VAList = DAG.getLoad(MVT::i32, InChain, VAListPtr, SV, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000815 // Increment the pointer, VAList, to the next vaarg
Anton Korobeynikov53835702008-10-10 20:27:31 +0000816 SDValue NextPtr = DAG.getNode(ISD::ADD, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000817 DAG.getConstant(VT.getSizeInBits()/8,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000818 MVT::i32));
819 // Store the incremented VAList to the legalized pointer
820 InChain = DAG.getStore(VAList.getValue(1), NextPtr,
821 VAListPtr, SV, 0);
822 // Load the actual argument out of the pointer VAList, unless this is an
823 // f64 load.
824 if (VT != MVT::f64)
825 return DAG.getLoad(VT, InChain, VAList, NULL, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000826
Chris Lattnerd23405e2008-03-17 03:21:36 +0000827 // Otherwise, load it as i64, then do a bitconvert.
Dan Gohman475871a2008-07-27 21:46:04 +0000828 SDValue V = DAG.getLoad(MVT::i64, InChain, VAList, NULL, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000829
Chris Lattnerd23405e2008-03-17 03:21:36 +0000830 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue Ops[2] = {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000832 DAG.getNode(ISD::BIT_CONVERT, MVT::f64, V),
833 V.getValue(1)
834 };
Duncan Sands4bdcb612008-07-02 17:40:58 +0000835 return DAG.getMergeValues(Ops, 2);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000836}
837
Dan Gohman475871a2008-07-27 21:46:04 +0000838static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
839 SDValue Chain = Op.getOperand(0); // Legalize the chain.
840 SDValue Size = Op.getOperand(1); // Legalize the size.
Anton Korobeynikov53835702008-10-10 20:27:31 +0000841
Chris Lattnerd23405e2008-03-17 03:21:36 +0000842 unsigned SPReg = SP::O6;
Dan Gohman475871a2008-07-27 21:46:04 +0000843 SDValue SP = DAG.getCopyFromReg(Chain, SPReg, MVT::i32);
844 SDValue NewSP = DAG.getNode(ISD::SUB, MVT::i32, SP, Size); // Value
Chris Lattnerd23405e2008-03-17 03:21:36 +0000845 Chain = DAG.getCopyToReg(SP.getValue(1), SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +0000846
Chris Lattnerd23405e2008-03-17 03:21:36 +0000847 // The resultant pointer is actually 16 words from the bottom of the stack,
848 // to provide a register spill area.
Dan Gohman475871a2008-07-27 21:46:04 +0000849 SDValue NewVal = DAG.getNode(ISD::ADD, MVT::i32, NewSP,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000850 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +0000851 SDValue Ops[2] = { NewVal, Chain };
Duncan Sands4bdcb612008-07-02 17:40:58 +0000852 return DAG.getMergeValues(Ops, 2);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000853}
854
Chris Lattnerd23405e2008-03-17 03:21:36 +0000855
Dan Gohman475871a2008-07-27 21:46:04 +0000856SDValue SparcTargetLowering::
857LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000858 switch (Op.getOpcode()) {
859 default: assert(0 && "Should not custom lower this!");
860 // Frame & Return address. Currently unimplemented
Dan Gohman475871a2008-07-27 21:46:04 +0000861 case ISD::RETURNADDR: return SDValue();
862 case ISD::FRAMEADDR: return SDValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000863 case ISD::GlobalTLSAddress:
864 assert(0 && "TLS not implemented for Sparc.");
865 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
866 case ISD::ConstantPool: return LowerCONSTANTPOOL(Op, DAG);
867 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
868 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
869 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
870 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
871 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
872 case ISD::VAARG: return LowerVAARG(Op, DAG);
873 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattner98949a62008-03-17 06:01:07 +0000874 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000875 case ISD::RET: return LowerRET(Op, DAG);
876 }
877}
878
879MachineBasicBlock *
880SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
881 MachineBasicBlock *BB) {
882 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
883 unsigned BROpcode;
884 unsigned CC;
885 // Figure out the conditional branch opcode to use for this select_cc.
886 switch (MI->getOpcode()) {
887 default: assert(0 && "Unknown SELECT_CC!");
888 case SP::SELECT_CC_Int_ICC:
889 case SP::SELECT_CC_FP_ICC:
890 case SP::SELECT_CC_DFP_ICC:
891 BROpcode = SP::BCOND;
892 break;
893 case SP::SELECT_CC_Int_FCC:
894 case SP::SELECT_CC_FP_FCC:
895 case SP::SELECT_CC_DFP_FCC:
896 BROpcode = SP::FBCOND;
897 break;
898 }
899
900 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000901
Chris Lattnerd23405e2008-03-17 03:21:36 +0000902 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
903 // control-flow pattern. The incoming instruction knows the destination vreg
904 // to set, the condition code register to branch on, the true/false values to
905 // select between, and a branch opcode to use.
906 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000907 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000908 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000909
Chris Lattnerd23405e2008-03-17 03:21:36 +0000910 // thisMBB:
911 // ...
912 // TrueVal = ...
913 // [f]bCC copy1MBB
914 // fallthrough --> copy0MBB
915 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +0000916 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000917 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
918 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
919 BuildMI(BB, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
920 F->insert(It, copy0MBB);
921 F->insert(It, sinkMBB);
Dan Gohman0011dc42008-06-21 20:21:19 +0000922 // Update machine-CFG edges by transferring all successors of the current
Chris Lattnerd23405e2008-03-17 03:21:36 +0000923 // block to the new block which will contain the Phi node for the select.
Dan Gohman0011dc42008-06-21 20:21:19 +0000924 sinkMBB->transferSuccessors(BB);
925 // Next, add the true and fallthrough blocks as its successors.
Chris Lattnerd23405e2008-03-17 03:21:36 +0000926 BB->addSuccessor(copy0MBB);
927 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000928
Chris Lattnerd23405e2008-03-17 03:21:36 +0000929 // copy0MBB:
930 // %FalseValue = ...
931 // # fallthrough to sinkMBB
932 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000933
Chris Lattnerd23405e2008-03-17 03:21:36 +0000934 // Update machine-CFG edges
935 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000936
Chris Lattnerd23405e2008-03-17 03:21:36 +0000937 // sinkMBB:
938 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
939 // ...
940 BB = sinkMBB;
941 BuildMI(BB, TII.get(SP::PHI), MI->getOperand(0).getReg())
942 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
943 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000944
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000945 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +0000946 return BB;
947}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +0000948
949//===----------------------------------------------------------------------===//
950// Sparc Inline Assembly Support
951//===----------------------------------------------------------------------===//
952
953/// getConstraintType - Given a constraint letter, return the type of
954/// constraint it is for this target.
955SparcTargetLowering::ConstraintType
956SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
957 if (Constraint.size() == 1) {
958 switch (Constraint[0]) {
959 default: break;
960 case 'r': return C_RegisterClass;
961 }
962 }
963
964 return TargetLowering::getConstraintType(Constraint);
965}
966
967std::pair<unsigned, const TargetRegisterClass*>
968SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
969 MVT VT) const {
970 if (Constraint.size() == 1) {
971 switch (Constraint[0]) {
972 case 'r':
973 return std::make_pair(0U, SP::IntRegsRegisterClass);
974 }
975 }
976
977 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
978}
979
980std::vector<unsigned> SparcTargetLowering::
981getRegClassForInlineAsmConstraint(const std::string &Constraint,
982 MVT VT) const {
983 if (Constraint.size() != 1)
984 return std::vector<unsigned>();
985
986 switch (Constraint[0]) {
987 default: break;
988 case 'r':
989 return make_vector<unsigned>(SP::L0, SP::L1, SP::L2, SP::L3,
990 SP::L4, SP::L5, SP::L6, SP::L7,
991 SP::I0, SP::I1, SP::I2, SP::I3,
992 SP::I4, SP::I5,
993 SP::O0, SP::O1, SP::O2, SP::O3,
994 SP::O4, SP::O5, SP::O7, 0);
995 }
996
997 return std::vector<unsigned>();
998}