blob: 494eddada19fc1b10fbf5e9853a7832ae99108c8 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24#include "llvm/Module.h"
25#include "llvm/Support/CommandLine.h"
26using namespace llvm;
27
28/// AddLiveIn - This helper function adds the specified physical register to the
29/// MachineFunction as a live in value. It also creates a corresponding virtual
30/// register for it.
31static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
32 TargetRegisterClass *RC) {
33 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +000034 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
35 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036 return VReg;
37}
38
39AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
40 // Set up the TargetLowering object.
41 //I am having problems with shr n ubyte 1
42 setShiftAmountType(MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 setSetCCResultContents(ZeroOrOneSetCCResult);
44
45 setUsesGlobalOffsetTable(true);
46
47 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
48 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
50
51 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
60
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
62 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
63 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
64 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
65
66 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
67
68 setOperationAction(ISD::FREM, MVT::f32, Expand);
69 setOperationAction(ISD::FREM, MVT::f64, Expand);
70
71 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
72 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
73 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
74 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
75
76 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
77 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
78 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
79 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
80 }
81 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
82 setOperationAction(ISD::ROTL , MVT::i64, Expand);
83 setOperationAction(ISD::ROTR , MVT::i64, Expand);
84
85 setOperationAction(ISD::SREM , MVT::i64, Custom);
86 setOperationAction(ISD::UREM , MVT::i64, Custom);
87 setOperationAction(ISD::SDIV , MVT::i64, Custom);
88 setOperationAction(ISD::UDIV , MVT::i64, Custom);
89
Dan Gohman2f7b1982007-10-11 23:21:31 +000090 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 setOperationAction(ISD::FSIN , MVT::f64, Expand);
92 setOperationAction(ISD::FCOS , MVT::f64, Expand);
93 setOperationAction(ISD::FSIN , MVT::f32, Expand);
94 setOperationAction(ISD::FCOS , MVT::f32, Expand);
95
96 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
97 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +000098
99 setOperationAction(ISD::FPOW , MVT::f32, Expand);
100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101
102 setOperationAction(ISD::SETCC, MVT::f32, Promote);
103
104 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
105
106 // We don't have line number support yet.
107 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
108 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
109 setOperationAction(ISD::LABEL, MVT::Other, Expand);
110
111 // Not implemented yet.
112 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
113 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
114 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
115
116 // We want to legalize GlobalAddress and ConstantPool and
117 // ExternalSymbols nodes into the appropriate instructions to
118 // materialize the address.
119 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
120 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
121 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
122 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
123
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 setOperationAction(ISD::VASTART, MVT::Other, Custom);
125 setOperationAction(ISD::VAEND, MVT::Other, Expand);
126 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
127 setOperationAction(ISD::VAARG, MVT::Other, Custom);
128 setOperationAction(ISD::VAARG, MVT::i32, Custom);
129
130 setOperationAction(ISD::RET, MVT::Other, Custom);
131
132 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
133 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
134
135 setStackPointerRegisterToSaveRestore(Alpha::R30);
136
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000137 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000138 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000139 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000140 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
142 setJumpBufSize(272);
143 setJumpBufAlignment(16);
144
145 computeRegisterProperties();
146}
147
Duncan Sands92c43912008-06-06 12:08:01 +0000148MVT AlphaTargetLowering::getSetCCResultType(const SDOperand &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000149 return MVT::i64;
150}
151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
153 switch (Opcode) {
154 default: return 0;
155 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
156 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
157 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
158 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
159 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
160 case AlphaISD::RelLit: return "Alpha::RelLit";
161 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
162 case AlphaISD::CALL: return "Alpha::CALL";
163 case AlphaISD::DivCall: return "Alpha::DivCall";
164 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
165 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
166 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
167 }
168}
169
170static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000171 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
173 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
174 SDOperand Zero = DAG.getConstant(0, PtrVT);
175
176 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
177 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
178 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
179 return Lo;
180}
181
182//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
183//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
184
185//For now, just use variable size stack frame format
186
187//In a standard call, the first six items are passed in registers $16
188//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
189//of argument-to-register correspondence.) The remaining items are
190//collected in a memory argument list that is a naturally aligned
191//array of quadwords. In a standard call, this list, if present, must
192//be passed at 0(SP).
193//7 ... n 0(SP) ... (n-7)*8(SP)
194
195// //#define FP $15
196// //#define RA $26
197// //#define PV $27
198// //#define GP $29
199// //#define SP $30
200
201static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
202 int &VarArgsBase,
203 int &VarArgsOffset) {
204 MachineFunction &MF = DAG.getMachineFunction();
205 MachineFrameInfo *MFI = MF.getFrameInfo();
206 std::vector<SDOperand> ArgValues;
207 SDOperand Root = Op.getOperand(0);
208
209 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
210 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
211
212 unsigned args_int[] = {
213 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
214 unsigned args_float[] = {
215 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
216
217 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
218 SDOperand argt;
Duncan Sands92c43912008-06-06 12:08:01 +0000219 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 SDOperand ArgVal;
221
222 if (ArgNo < 6) {
Duncan Sands92c43912008-06-06 12:08:01 +0000223 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 default:
Duncan Sands92c43912008-06-06 12:08:01 +0000225 assert(false && "Invalid value type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 case MVT::f64:
227 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
228 &Alpha::F8RCRegClass);
229 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
230 break;
231 case MVT::f32:
232 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
233 &Alpha::F4RCRegClass);
234 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
235 break;
236 case MVT::i64:
237 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
238 &Alpha::GPRCRegClass);
239 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
240 break;
241 }
242 } else { //more args
243 // Create the frame index object for this incoming parameter...
244 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
245
246 // Create the SelectionDAG nodes corresponding to a load
247 //from this parameter
248 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
249 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
250 }
251 ArgValues.push_back(ArgVal);
252 }
253
254 // If the functions takes variable number of arguments, copy all regs to stack
255 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
256 if (isVarArg) {
257 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
258 std::vector<SDOperand> LS;
259 for (int i = 0; i < 6; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000260 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
262 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
263 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
264 if (i == 0) VarArgsBase = FI;
265 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
266 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
267
Dan Gohman1e57df32008-02-10 18:45:23 +0000268 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
270 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
271 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
272 SDFI = DAG.getFrameIndex(FI, MVT::i64);
273 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
274 }
275
276 //Set up a token factor with all the stack traffic
277 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
278 }
279
280 ArgValues.push_back(Root);
281
282 // Return the new list of results.
Duncan Sands92c43912008-06-06 12:08:01 +0000283 std::vector<MVT> RetVT(Op.Val->value_begin(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 Op.Val->value_end());
285 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
286}
287
288static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
289 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
290 DAG.getNode(AlphaISD::GlobalRetAddr,
291 MVT::i64),
292 SDOperand());
293 switch (Op.getNumOperands()) {
294 default:
295 assert(0 && "Do not know how to return this many arguments!");
296 abort();
297 case 1:
298 break;
299 //return SDOperand(); // ret void is legal
300 case 3: {
Duncan Sands92c43912008-06-06 12:08:01 +0000301 MVT ArgVT = Op.getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 unsigned ArgReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000303 if (ArgVT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 ArgReg = Alpha::R0;
305 else {
Duncan Sands92c43912008-06-06 12:08:01 +0000306 assert(ArgVT.isFloatingPoint());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 ArgReg = Alpha::F0;
308 }
309 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Chris Lattner1b989192007-12-31 04:13:23 +0000310 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
311 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 break;
313 }
314 }
315 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
316}
317
318std::pair<SDOperand, SDOperand>
319AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
Duncan Sandsead972e2008-02-14 17:28:50 +0000320 bool RetSExt, bool RetZExt, bool isVarArg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 unsigned CallingConv, bool isTailCall,
322 SDOperand Callee, ArgListTy &Args,
323 SelectionDAG &DAG) {
324 int NumBytes = 0;
325 if (Args.size() > 6)
326 NumBytes = (Args.size() - 6) * 8;
327
328 Chain = DAG.getCALLSEQ_START(Chain,
329 DAG.getConstant(NumBytes, getPointerTy()));
330 std::vector<SDOperand> args_to_use;
331 for (unsigned i = 0, e = Args.size(); i != e; ++i)
332 {
Duncan Sands92c43912008-06-06 12:08:01 +0000333 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 default: assert(0 && "Unexpected ValueType for argument!");
335 case MVT::i1:
336 case MVT::i8:
337 case MVT::i16:
338 case MVT::i32:
339 // Promote the integer to 64 bits. If the input type is signed use a
340 // sign extend, otherwise use a zero extend.
341 if (Args[i].isSExt)
342 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
343 else if (Args[i].isZExt)
344 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
345 else
346 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
347 break;
348 case MVT::i64:
349 case MVT::f64:
350 case MVT::f32:
351 break;
352 }
353 args_to_use.push_back(Args[i].Node);
354 }
355
Duncan Sands92c43912008-06-06 12:08:01 +0000356 std::vector<MVT> RetVals;
357 MVT RetTyVT = getValueType(RetTy);
358 MVT ActualRetTyVT = RetTyVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
360 ActualRetTyVT = MVT::i64;
361
362 if (RetTyVT != MVT::isVoid)
363 RetVals.push_back(ActualRetTyVT);
364 RetVals.push_back(MVT::Other);
365
366 std::vector<SDOperand> Ops;
367 Ops.push_back(Chain);
368 Ops.push_back(Callee);
369 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
370 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
371 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Bill Wendling22f8deb2007-11-13 00:44:25 +0000372 Chain = DAG.getCALLSEQ_END(Chain,
373 DAG.getConstant(NumBytes, getPointerTy()),
374 DAG.getConstant(0, getPointerTy()),
375 SDOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 SDOperand RetVal = TheCall;
377
378 if (RetTyVT != ActualRetTyVT) {
Duncan Sandsead972e2008-02-14 17:28:50 +0000379 ISD::NodeType AssertKind = ISD::DELETED_NODE;
380 if (RetSExt)
381 AssertKind = ISD::AssertSext;
382 else if (RetZExt)
383 AssertKind = ISD::AssertZext;
384
385 if (AssertKind != ISD::DELETED_NODE)
386 RetVal = DAG.getNode(AssertKind, MVT::i64, RetVal,
387 DAG.getValueType(RetTyVT));
388
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
390 }
391
392 return std::make_pair(RetVal, Chain);
393}
394
395/// LowerOperation - Provide custom lowering hooks for some operations.
396///
397SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
398 switch (Op.getOpcode()) {
399 default: assert(0 && "Wasn't expecting to be able to lower this!");
400 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
401 VarArgsBase,
402 VarArgsOffset);
403
404 case ISD::RET: return LowerRET(Op,DAG);
405 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
406
407 case ISD::SINT_TO_FP: {
Duncan Sands92c43912008-06-06 12:08:01 +0000408 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 "Unhandled SINT_TO_FP type in custom expander!");
410 SDOperand LD;
Duncan Sands92c43912008-06-06 12:08:01 +0000411 bool isDouble = Op.getValueType() == MVT::f64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
413 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
414 isDouble?MVT::f64:MVT::f32, LD);
415 return FP;
416 }
417 case ISD::FP_TO_SINT: {
Duncan Sands92c43912008-06-06 12:08:01 +0000418 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419 SDOperand src = Op.getOperand(0);
420
421 if (!isDouble) //Promote
422 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
423
424 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
425
426 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
427 }
428 case ISD::ConstantPool: {
429 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
430 Constant *C = CP->getConstVal();
431 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
432
433 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
434 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
435 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
436 return Lo;
437 }
438 case ISD::GlobalTLSAddress:
439 assert(0 && "TLS not implemented for Alpha.");
440 case ISD::GlobalAddress: {
441 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
442 GlobalValue *GV = GSDN->getGlobal();
443 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
444
445 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
446 if (GV->hasInternalLinkage()) {
447 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
448 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
449 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
450 return Lo;
451 } else
452 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
453 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
454 }
455 case ISD::ExternalSymbol: {
456 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
457 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
458 ->getSymbol(), MVT::i64),
459 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
460 }
461
462 case ISD::UREM:
463 case ISD::SREM:
464 //Expand only on constant case
465 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Duncan Sands92c43912008-06-06 12:08:01 +0000466 MVT VT = Op.Val->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
468 BuildUDIV(Op.Val, DAG, NULL) :
469 BuildSDIV(Op.Val, DAG, NULL);
470 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
471 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
472 return Tmp1;
473 }
474 //fall through
475 case ISD::SDIV:
476 case ISD::UDIV:
Duncan Sands92c43912008-06-06 12:08:01 +0000477 if (Op.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 if (Op.getOperand(1).getOpcode() == ISD::Constant)
479 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
480 : BuildUDIV(Op.Val, DAG, NULL);
481 const char* opstr = 0;
482 switch (Op.getOpcode()) {
483 case ISD::UREM: opstr = "__remqu"; break;
484 case ISD::SREM: opstr = "__remq"; break;
485 case ISD::UDIV: opstr = "__divqu"; break;
486 case ISD::SDIV: opstr = "__divq"; break;
487 }
488 SDOperand Tmp1 = Op.getOperand(0),
489 Tmp2 = Op.getOperand(1),
490 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
491 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
492 }
493 break;
494
495 case ISD::VAARG: {
496 SDOperand Chain = Op.getOperand(0);
497 SDOperand VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000498 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499
Dan Gohman12a9c082008-02-06 22:27:42 +0000500 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
502 DAG.getConstant(8, MVT::i64));
503 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
504 Tmp, NULL, 0, MVT::i32);
505 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
Duncan Sands92c43912008-06-06 12:08:01 +0000506 if (Op.getValueType().isFloatingPoint())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 {
508 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
509 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
510 DAG.getConstant(8*6, MVT::i64));
511 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
512 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
513 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
514 }
515
516 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
517 DAG.getConstant(8, MVT::i64));
518 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
519 Tmp, NULL, 0, MVT::i32);
520
521 SDOperand Result;
522 if (Op.getValueType() == MVT::i32)
523 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
524 NULL, 0, MVT::i32);
525 else
526 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
527 return Result;
528 }
529 case ISD::VACOPY: {
530 SDOperand Chain = Op.getOperand(0);
531 SDOperand DestP = Op.getOperand(1);
532 SDOperand SrcP = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +0000533 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
534 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535
Dan Gohman12a9c082008-02-06 22:27:42 +0000536 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS, 0);
537 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
539 DAG.getConstant(8, MVT::i64));
540 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
541 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
542 DAG.getConstant(8, MVT::i64));
543 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
544 }
545 case ISD::VASTART: {
546 SDOperand Chain = Op.getOperand(0);
547 SDOperand VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000548 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549
550 // vastart stores the address of the VarArgsBase and VarArgsOffset
551 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dan Gohman12a9c082008-02-06 22:27:42 +0000552 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
554 DAG.getConstant(8, MVT::i64));
555 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
556 SA2, NULL, 0, MVT::i32);
557 }
558 case ISD::RETURNADDR:
559 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
560 //FIXME: implement
561 case ISD::FRAMEADDR: break;
562 }
563
564 return SDOperand();
565}
566
567SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
568 SelectionDAG &DAG) {
569 assert(Op.getValueType() == MVT::i32 &&
570 Op.getOpcode() == ISD::VAARG &&
571 "Unknown node to custom promote!");
572
573 // The code in LowerOperation already handles i32 vaarg
574 return LowerOperation(Op, DAG);
575}
576
577
578//Inline Asm
579
580/// getConstraintType - Given a constraint letter, return the type of
581/// constraint it is for this target.
582AlphaTargetLowering::ConstraintType
583AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
584 if (Constraint.size() == 1) {
585 switch (Constraint[0]) {
586 default: break;
587 case 'f':
588 case 'r':
589 return C_RegisterClass;
590 }
591 }
592 return TargetLowering::getConstraintType(Constraint);
593}
594
595std::vector<unsigned> AlphaTargetLowering::
596getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000597 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 if (Constraint.size() == 1) {
599 switch (Constraint[0]) {
600 default: break; // Unknown constriant letter
601 case 'f':
602 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
603 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
604 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
605 Alpha::F9 , Alpha::F10, Alpha::F11,
606 Alpha::F12, Alpha::F13, Alpha::F14,
607 Alpha::F15, Alpha::F16, Alpha::F17,
608 Alpha::F18, Alpha::F19, Alpha::F20,
609 Alpha::F21, Alpha::F22, Alpha::F23,
610 Alpha::F24, Alpha::F25, Alpha::F26,
611 Alpha::F27, Alpha::F28, Alpha::F29,
612 Alpha::F30, Alpha::F31, 0);
613 case 'r':
614 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
615 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
616 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
617 Alpha::R9 , Alpha::R10, Alpha::R11,
618 Alpha::R12, Alpha::R13, Alpha::R14,
619 Alpha::R15, Alpha::R16, Alpha::R17,
620 Alpha::R18, Alpha::R19, Alpha::R20,
621 Alpha::R21, Alpha::R22, Alpha::R23,
622 Alpha::R24, Alpha::R25, Alpha::R26,
623 Alpha::R27, Alpha::R28, Alpha::R29,
624 Alpha::R30, Alpha::R31, 0);
625 }
626 }
627
628 return std::vector<unsigned>();
629}
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000630//===----------------------------------------------------------------------===//
631// Other Lowering Code
632//===----------------------------------------------------------------------===//
633
634MachineBasicBlock *
635AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
636 MachineBasicBlock *BB) {
637 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
638 assert((MI->getOpcode() == Alpha::CAS32 ||
639 MI->getOpcode() == Alpha::CAS64 ||
640 MI->getOpcode() == Alpha::LAS32 ||
641 MI->getOpcode() == Alpha::LAS64 ||
642 MI->getOpcode() == Alpha::SWAP32 ||
643 MI->getOpcode() == Alpha::SWAP64) &&
644 "Unexpected instr type to insert");
645
646 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
647 MI->getOpcode() == Alpha::LAS32 ||
648 MI->getOpcode() == Alpha::SWAP32;
649
650 //Load locked store conditional for atomic ops take on the same form
651 //start:
652 //ll
653 //do stuff (maybe branch to exit)
654 //sc
655 //test sc and maybe branck to start
656 //exit:
657 const BasicBlock *LLVM_BB = BB->getBasicBlock();
658 ilist<MachineBasicBlock>::iterator It = BB;
659 ++It;
660
661 MachineBasicBlock *thisMBB = BB;
662 MachineBasicBlock *llscMBB = new MachineBasicBlock(LLVM_BB);
663 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
664
665 for(MachineBasicBlock::succ_iterator i = thisMBB->succ_begin(),
666 e = thisMBB->succ_end(); i != e; ++i)
667 sinkMBB->addSuccessor(*i);
668 while(!thisMBB->succ_empty())
669 thisMBB->removeSuccessor(thisMBB->succ_begin());
670
671 MachineFunction *F = BB->getParent();
672 F->getBasicBlockList().insert(It, llscMBB);
673 F->getBasicBlockList().insert(It, sinkMBB);
674
675 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
676
677 unsigned reg_res = MI->getOperand(0).getReg(),
678 reg_ptr = MI->getOperand(1).getReg(),
679 reg_v2 = MI->getOperand(2).getReg(),
680 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
681
682 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
683 reg_res).addImm(0).addReg(reg_ptr);
684 switch (MI->getOpcode()) {
685 case Alpha::CAS32:
686 case Alpha::CAS64: {
687 unsigned reg_cmp
688 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
689 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
690 .addReg(reg_v2).addReg(reg_res);
691 BuildMI(llscMBB, TII->get(Alpha::BEQ))
692 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
693 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
694 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
695 break;
696 }
697 case Alpha::LAS32:
698 case Alpha::LAS64: {
699 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
700 .addReg(reg_res).addReg(reg_v2);
701 break;
702 }
703 case Alpha::SWAP32:
704 case Alpha::SWAP64: {
705 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
706 .addReg(reg_v2).addReg(reg_v2);
707 break;
708 }
709 }
710 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
711 .addReg(reg_store).addImm(0).addReg(reg_ptr);
712 BuildMI(llscMBB, TII->get(Alpha::BEQ))
713 .addImm(0).addReg(reg_store).addMBB(llscMBB);
714 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
715
716 thisMBB->addSuccessor(llscMBB);
717 llscMBB->addSuccessor(llscMBB);
718 llscMBB->addSuccessor(sinkMBB);
719 delete MI; // The pseudo instruction is gone now.
720
721 return sinkMBB;
722}