blob: cd034ef2e908e051fd52678411a90d74f2838e73 [file] [log] [blame]
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001//===- SubtargetEmitter.cpp - Generate subtarget enumerations -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner30609102007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner3d878112006-03-03 02:04:07 +000010// This tablegen backend emits subtarget enumerations.
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000011//
12//===----------------------------------------------------------------------===//
13
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000014#include "CodeGenTarget.h"
Andrew Trick2661b412012-07-07 04:00:00 +000015#include "CodeGenSchedule.h"
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000016#include "llvm/ADT/StringExtras.h"
Andrew Trick40096d22012-09-17 22:18:45 +000017#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000018#include "llvm/MC/MCInstrItineraries.h"
Andrew Trick40096d22012-09-17 22:18:45 +000019#include "llvm/TableGen/Error.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000020#include "llvm/TableGen/Record.h"
21#include "llvm/TableGen/TableGenBackend.h"
Andrew Trick40096d22012-09-17 22:18:45 +000022#include "llvm/Support/Debug.h"
Andrew Trick544c8802012-09-17 22:18:50 +000023#include "llvm/Support/Format.h"
Jeff Cohen9489c042005-10-28 01:43:09 +000024#include <algorithm>
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000025#include <map>
26#include <string>
27#include <vector>
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000028using namespace llvm;
29
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000030namespace {
31class SubtargetEmitter {
Andrew Trick52c3a1d2012-09-17 22:18:48 +000032 // Each processor has a SchedClassDesc table with an entry for each SchedClass.
33 // The SchedClassDesc table indexes into a global write resource table, write
34 // latency table, and read advance table.
35 struct SchedClassTables {
36 std::vector<std::vector<MCSchedClassDesc> > ProcSchedClasses;
37 std::vector<MCWriteProcResEntry> WriteProcResources;
38 std::vector<MCWriteLatencyEntry> WriteLatencies;
39 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
40
41 // Reserve an invalid entry at index 0
42 SchedClassTables() {
43 ProcSchedClasses.resize(1);
44 WriteProcResources.resize(1);
45 WriteLatencies.resize(1);
46 ReadAdvanceEntries.resize(1);
47 }
48 };
49
50 struct LessWriteProcResources {
51 bool operator()(const MCWriteProcResEntry &LHS,
52 const MCWriteProcResEntry &RHS) {
53 return LHS.ProcResourceIdx < RHS.ProcResourceIdx;
54 }
55 };
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000056
57 RecordKeeper &Records;
Andrew Trick2661b412012-07-07 04:00:00 +000058 CodeGenSchedModels &SchedModels;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000059 std::string Target;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000060
61 void Enumeration(raw_ostream &OS, const char *ClassName, bool isBits);
62 unsigned FeatureKeyValues(raw_ostream &OS);
63 unsigned CPUKeyValues(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000064 void FormItineraryStageString(const std::string &Names,
65 Record *ItinData, std::string &ItinString,
66 unsigned &NStages);
67 void FormItineraryOperandCycleString(Record *ItinData, std::string &ItinString,
68 unsigned &NOperandCycles);
69 void FormItineraryBypassString(const std::string &Names,
70 Record *ItinData,
71 std::string &ItinString, unsigned NOperandCycles);
Andrew Trick2661b412012-07-07 04:00:00 +000072 void EmitStageAndOperandCycleData(raw_ostream &OS,
73 std::vector<std::vector<InstrItinerary> >
74 &ProcItinLists);
75 void EmitItineraries(raw_ostream &OS,
76 std::vector<std::vector<InstrItinerary> >
77 &ProcItinLists);
78 void EmitProcessorProp(raw_ostream &OS, const Record *R, const char *Name,
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000079 char Separator);
Andrew Trick40096d22012-09-17 22:18:45 +000080 void EmitProcessorResources(const CodeGenProcModel &ProcModel,
81 raw_ostream &OS);
Andrew Trick52c3a1d2012-09-17 22:18:48 +000082 Record *FindWriteResources(Record *WriteDef,
83 const CodeGenProcModel &ProcModel);
84 Record *FindReadAdvance(Record *ReadDef, const CodeGenProcModel &ProcModel);
85 void GenSchedClassTables(const CodeGenProcModel &ProcModel,
86 SchedClassTables &SchedTables);
Andrew Trick544c8802012-09-17 22:18:50 +000087 void EmitSchedClassTables(SchedClassTables &SchedTables, raw_ostream &OS);
Andrew Trick2661b412012-07-07 04:00:00 +000088 void EmitProcessorModels(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000089 void EmitProcessorLookup(raw_ostream &OS);
Andrew Trick2661b412012-07-07 04:00:00 +000090 void EmitSchedModel(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000091 void ParseFeaturesFunction(raw_ostream &OS, unsigned NumFeatures,
92 unsigned NumProcs);
93
94public:
Andrew Trick2661b412012-07-07 04:00:00 +000095 SubtargetEmitter(RecordKeeper &R, CodeGenTarget &TGT):
96 Records(R), SchedModels(TGT.getSchedModels()), Target(TGT.getName()) {}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000097
98 void run(raw_ostream &o);
99
100};
101} // End anonymous namespace
102
Jim Laskey7dc02042005-10-22 07:59:56 +0000103//
Jim Laskey581a8f72005-10-26 17:30:34 +0000104// Enumeration - Emit the specified class as an enumeration.
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000105//
Daniel Dunbar1a551802009-07-03 00:10:29 +0000106void SubtargetEmitter::Enumeration(raw_ostream &OS,
Jim Laskey581a8f72005-10-26 17:30:34 +0000107 const char *ClassName,
108 bool isBits) {
Jim Laskey908ae272005-10-28 15:20:43 +0000109 // Get all records of class and sort
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000110 std::vector<Record*> DefList = Records.getAllDerivedDefinitions(ClassName);
Duraid Madina42d24c72005-12-30 14:56:37 +0000111 std::sort(DefList.begin(), DefList.end(), LessRecord());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000112
Evan Chengb6a63882011-04-15 19:35:46 +0000113 unsigned N = DefList.size();
Evan Cheng94214702011-07-01 20:45:01 +0000114 if (N == 0)
115 return;
Evan Chengb6a63882011-04-15 19:35:46 +0000116 if (N > 64) {
117 errs() << "Too many (> 64) subtarget features!\n";
118 exit(1);
119 }
120
Evan Cheng94214702011-07-01 20:45:01 +0000121 OS << "namespace " << Target << " {\n";
122
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000123 // For bit flag enumerations with more than 32 items, emit constants.
124 // Emit an enum for everything else.
125 if (isBits && N > 32) {
126 // For each record
127 for (unsigned i = 0; i < N; i++) {
128 // Next record
129 Record *Def = DefList[i];
Evan Cheng94214702011-07-01 20:45:01 +0000130
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000131 // Get and emit name and expression (1 << i)
132 OS << " const uint64_t " << Def->getName() << " = 1ULL << " << i << ";\n";
133 }
134 } else {
135 // Open enumeration
136 OS << "enum {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000137
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000138 // For each record
139 for (unsigned i = 0; i < N;) {
140 // Next record
141 Record *Def = DefList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000142
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000143 // Get and emit name
144 OS << " " << Def->getName();
Jim Laskey908ae272005-10-28 15:20:43 +0000145
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000146 // If bit flags then emit expression (1 << i)
147 if (isBits) OS << " = " << " 1ULL << " << i;
Andrew Trickda96cf22011-04-01 01:56:55 +0000148
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000149 // Depending on 'if more in the list' emit comma
150 if (++i < N) OS << ",";
151
152 OS << "\n";
153 }
154
155 // Close enumeration
156 OS << "};\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000157 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000158
Evan Cheng94214702011-07-01 20:45:01 +0000159 OS << "}\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000160}
161
162//
Bill Wendling4222d802007-05-04 20:38:40 +0000163// FeatureKeyValues - Emit data of all the subtarget features. Used by the
164// command line.
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000165//
Evan Cheng94214702011-07-01 20:45:01 +0000166unsigned SubtargetEmitter::FeatureKeyValues(raw_ostream &OS) {
Jim Laskey908ae272005-10-28 15:20:43 +0000167 // Gather and sort all the features
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000168 std::vector<Record*> FeatureList =
169 Records.getAllDerivedDefinitions("SubtargetFeature");
Evan Cheng94214702011-07-01 20:45:01 +0000170
171 if (FeatureList.empty())
172 return 0;
173
Jim Grosbach7c9a7722008-09-11 17:05:32 +0000174 std::sort(FeatureList.begin(), FeatureList.end(), LessRecordFieldName());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000175
Jim Laskey908ae272005-10-28 15:20:43 +0000176 // Begin feature table
Jim Laskey581a8f72005-10-26 17:30:34 +0000177 OS << "// Sorted (by key) array of values for CPU features.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000178 << "extern const llvm::SubtargetFeatureKV " << Target
179 << "FeatureKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000180
Jim Laskey908ae272005-10-28 15:20:43 +0000181 // For each feature
Evan Cheng94214702011-07-01 20:45:01 +0000182 unsigned NumFeatures = 0;
Jim Laskeydbe40062006-12-12 20:55:58 +0000183 for (unsigned i = 0, N = FeatureList.size(); i < N; ++i) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000184 // Next feature
185 Record *Feature = FeatureList[i];
186
Bill Wendling4222d802007-05-04 20:38:40 +0000187 const std::string &Name = Feature->getName();
188 const std::string &CommandLineName = Feature->getValueAsString("Name");
189 const std::string &Desc = Feature->getValueAsString("Desc");
Andrew Trickda96cf22011-04-01 01:56:55 +0000190
Jim Laskeydbe40062006-12-12 20:55:58 +0000191 if (CommandLineName.empty()) continue;
Andrew Trickda96cf22011-04-01 01:56:55 +0000192
Jim Grosbachda4231f2009-03-26 16:17:51 +0000193 // Emit as { "feature", "description", featureEnum, i1 | i2 | ... | in }
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000194 OS << " { "
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000195 << "\"" << CommandLineName << "\", "
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000196 << "\"" << Desc << "\", "
Evan Cheng94214702011-07-01 20:45:01 +0000197 << Target << "::" << Name << ", ";
Bill Wendling4222d802007-05-04 20:38:40 +0000198
Andrew Trickda96cf22011-04-01 01:56:55 +0000199 const std::vector<Record*> &ImpliesList =
Bill Wendling4222d802007-05-04 20:38:40 +0000200 Feature->getValueAsListOfDefs("Implies");
Andrew Trickda96cf22011-04-01 01:56:55 +0000201
Bill Wendling4222d802007-05-04 20:38:40 +0000202 if (ImpliesList.empty()) {
Evan Chengb6a63882011-04-15 19:35:46 +0000203 OS << "0ULL";
Bill Wendling4222d802007-05-04 20:38:40 +0000204 } else {
205 for (unsigned j = 0, M = ImpliesList.size(); j < M;) {
Evan Cheng94214702011-07-01 20:45:01 +0000206 OS << Target << "::" << ImpliesList[j]->getName();
Bill Wendling4222d802007-05-04 20:38:40 +0000207 if (++j < M) OS << " | ";
208 }
209 }
210
211 OS << " }";
Evan Cheng94214702011-07-01 20:45:01 +0000212 ++NumFeatures;
Andrew Trickda96cf22011-04-01 01:56:55 +0000213
Jim Laskey10b1dd92005-10-31 17:16:01 +0000214 // Depending on 'if more in the list' emit comma
Jim Laskeydbe40062006-12-12 20:55:58 +0000215 if ((i + 1) < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +0000216
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000217 OS << "\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000218 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000219
Jim Laskey908ae272005-10-28 15:20:43 +0000220 // End feature table
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000221 OS << "};\n";
222
Evan Cheng94214702011-07-01 20:45:01 +0000223 return NumFeatures;
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000224}
225
226//
227// CPUKeyValues - Emit data of all the subtarget processors. Used by command
228// line.
229//
Evan Cheng94214702011-07-01 20:45:01 +0000230unsigned SubtargetEmitter::CPUKeyValues(raw_ostream &OS) {
Jim Laskey908ae272005-10-28 15:20:43 +0000231 // Gather and sort processor information
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000232 std::vector<Record*> ProcessorList =
233 Records.getAllDerivedDefinitions("Processor");
Duraid Madina42d24c72005-12-30 14:56:37 +0000234 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000235
Jim Laskey908ae272005-10-28 15:20:43 +0000236 // Begin processor table
Jim Laskey581a8f72005-10-26 17:30:34 +0000237 OS << "// Sorted (by key) array of values for CPU subtype.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000238 << "extern const llvm::SubtargetFeatureKV " << Target
239 << "SubTypeKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000240
Jim Laskey908ae272005-10-28 15:20:43 +0000241 // For each processor
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000242 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
243 // Next processor
244 Record *Processor = ProcessorList[i];
245
Bill Wendling4222d802007-05-04 20:38:40 +0000246 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trickda96cf22011-04-01 01:56:55 +0000247 const std::vector<Record*> &FeatureList =
Chris Lattnerb0e103d2005-10-28 22:49:02 +0000248 Processor->getValueAsListOfDefs("Features");
Andrew Trickda96cf22011-04-01 01:56:55 +0000249
Jim Laskey908ae272005-10-28 15:20:43 +0000250 // Emit as { "cpu", "description", f1 | f2 | ... fn },
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000251 OS << " { "
252 << "\"" << Name << "\", "
253 << "\"Select the " << Name << " processor\", ";
Andrew Trickda96cf22011-04-01 01:56:55 +0000254
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000255 if (FeatureList.empty()) {
Evan Chengb6a63882011-04-15 19:35:46 +0000256 OS << "0ULL";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000257 } else {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000258 for (unsigned j = 0, M = FeatureList.size(); j < M;) {
Evan Cheng94214702011-07-01 20:45:01 +0000259 OS << Target << "::" << FeatureList[j]->getName();
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000260 if (++j < M) OS << " | ";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000261 }
262 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000263
Bill Wendling4222d802007-05-04 20:38:40 +0000264 // The "0" is for the "implies" section of this data structure.
Evan Chengb6a63882011-04-15 19:35:46 +0000265 OS << ", 0ULL }";
Andrew Trickda96cf22011-04-01 01:56:55 +0000266
Jim Laskey10b1dd92005-10-31 17:16:01 +0000267 // Depending on 'if more in the list' emit comma
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000268 if (++i < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +0000269
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000270 OS << "\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000271 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000272
Jim Laskey908ae272005-10-28 15:20:43 +0000273 // End processor table
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000274 OS << "};\n";
275
Evan Cheng94214702011-07-01 20:45:01 +0000276 return ProcessorList.size();
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000277}
Jim Laskey7dc02042005-10-22 07:59:56 +0000278
Jim Laskey581a8f72005-10-26 17:30:34 +0000279//
David Goodwinfac85412009-08-17 16:02:57 +0000280// FormItineraryStageString - Compose a string containing the stage
281// data initialization for the specified itinerary. N is the number
282// of stages.
Jim Laskey0d841e02005-10-27 19:47:21 +0000283//
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000284void SubtargetEmitter::FormItineraryStageString(const std::string &Name,
285 Record *ItinData,
David Goodwinfac85412009-08-17 16:02:57 +0000286 std::string &ItinString,
287 unsigned &NStages) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000288 // Get states list
Bill Wendling4222d802007-05-04 20:38:40 +0000289 const std::vector<Record*> &StageList =
290 ItinData->getValueAsListOfDefs("Stages");
Jim Laskey908ae272005-10-28 15:20:43 +0000291
292 // For each stage
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000293 unsigned N = NStages = StageList.size();
Christopher Lamb8dadf6b2007-04-22 09:04:24 +0000294 for (unsigned i = 0; i < N;) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000295 // Next stage
Bill Wendling4222d802007-05-04 20:38:40 +0000296 const Record *Stage = StageList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000297
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000298 // Form string as ,{ cycles, u1 | u2 | ... | un, timeinc, kind }
Jim Laskey0d841e02005-10-27 19:47:21 +0000299 int Cycles = Stage->getValueAsInt("Cycles");
Jim Laskey7f39c142005-11-03 22:47:41 +0000300 ItinString += " { " + itostr(Cycles) + ", ";
Andrew Trickda96cf22011-04-01 01:56:55 +0000301
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000302 // Get unit list
Bill Wendling4222d802007-05-04 20:38:40 +0000303 const std::vector<Record*> &UnitList = Stage->getValueAsListOfDefs("Units");
Andrew Trickda96cf22011-04-01 01:56:55 +0000304
Jim Laskey908ae272005-10-28 15:20:43 +0000305 // For each unit
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000306 for (unsigned j = 0, M = UnitList.size(); j < M;) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000307 // Add name and bitwise or
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000308 ItinString += Name + "FU::" + UnitList[j]->getName();
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000309 if (++j < M) ItinString += " | ";
Jim Laskey0d841e02005-10-27 19:47:21 +0000310 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000311
David Goodwin1a8f36e2009-08-12 18:31:53 +0000312 int TimeInc = Stage->getValueAsInt("TimeInc");
313 ItinString += ", " + itostr(TimeInc);
314
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000315 int Kind = Stage->getValueAsInt("Kind");
316 ItinString += ", (llvm::InstrStage::ReservationKinds)" + itostr(Kind);
317
Jim Laskey908ae272005-10-28 15:20:43 +0000318 // Close off stage
319 ItinString += " }";
Christopher Lamb8dadf6b2007-04-22 09:04:24 +0000320 if (++i < N) ItinString += ", ";
Jim Laskey0d841e02005-10-27 19:47:21 +0000321 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000322}
323
324//
David Goodwinfac85412009-08-17 16:02:57 +0000325// FormItineraryOperandCycleString - Compose a string containing the
326// operand cycle initialization for the specified itinerary. N is the
327// number of operands that has cycles specified.
Jim Laskey0d841e02005-10-27 19:47:21 +0000328//
David Goodwinfac85412009-08-17 16:02:57 +0000329void SubtargetEmitter::FormItineraryOperandCycleString(Record *ItinData,
330 std::string &ItinString, unsigned &NOperandCycles) {
331 // Get operand cycle list
332 const std::vector<int64_t> &OperandCycleList =
333 ItinData->getValueAsListOfInts("OperandCycles");
334
335 // For each operand cycle
336 unsigned N = NOperandCycles = OperandCycleList.size();
337 for (unsigned i = 0; i < N;) {
338 // Next operand cycle
339 const int OCycle = OperandCycleList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000340
David Goodwinfac85412009-08-17 16:02:57 +0000341 ItinString += " " + itostr(OCycle);
342 if (++i < N) ItinString += ", ";
343 }
344}
345
Evan Cheng63d66ee2010-09-28 23:50:49 +0000346void SubtargetEmitter::FormItineraryBypassString(const std::string &Name,
347 Record *ItinData,
348 std::string &ItinString,
349 unsigned NOperandCycles) {
350 const std::vector<Record*> &BypassList =
351 ItinData->getValueAsListOfDefs("Bypasses");
352 unsigned N = BypassList.size();
Evan Cheng3881cb72010-09-29 22:42:35 +0000353 unsigned i = 0;
354 for (; i < N;) {
Evan Cheng63d66ee2010-09-28 23:50:49 +0000355 ItinString += Name + "Bypass::" + BypassList[i]->getName();
Evan Cheng3881cb72010-09-29 22:42:35 +0000356 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000357 }
Evan Cheng3881cb72010-09-29 22:42:35 +0000358 for (; i < NOperandCycles;) {
Evan Cheng63d66ee2010-09-28 23:50:49 +0000359 ItinString += " 0";
Evan Cheng3881cb72010-09-29 22:42:35 +0000360 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000361 }
362}
363
David Goodwinfac85412009-08-17 16:02:57 +0000364//
Andrew Trick2661b412012-07-07 04:00:00 +0000365// EmitStageAndOperandCycleData - Generate unique itinerary stages and operand
366// cycle tables. Create a list of InstrItinerary objects (ProcItinLists) indexed
367// by CodeGenSchedClass::Index.
David Goodwinfac85412009-08-17 16:02:57 +0000368//
Andrew Trick2661b412012-07-07 04:00:00 +0000369void SubtargetEmitter::
370EmitStageAndOperandCycleData(raw_ostream &OS,
371 std::vector<std::vector<InstrItinerary> >
372 &ProcItinLists) {
Jim Laskey908ae272005-10-28 15:20:43 +0000373
Andrew Trickcb941922012-07-09 20:43:03 +0000374 // Multiple processor models may share an itinerary record. Emit it once.
375 SmallPtrSet<Record*, 8> ItinsDefSet;
376
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000377 // Emit functional units for all the itineraries.
Andrew Trick2661b412012-07-07 04:00:00 +0000378 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
379 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000380
Andrew Trickcb941922012-07-09 20:43:03 +0000381 if (!ItinsDefSet.insert(PI->ItinsDef))
382 continue;
383
Andrew Trick2661b412012-07-07 04:00:00 +0000384 std::vector<Record*> FUs = PI->ItinsDef->getValueAsListOfDefs("FU");
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000385 if (FUs.empty())
386 continue;
387
Andrew Trick2661b412012-07-07 04:00:00 +0000388 const std::string &Name = PI->ItinsDef->getName();
389 OS << "\n// Functional units for \"" << Name << "\"\n"
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000390 << "namespace " << Name << "FU {\n";
391
392 for (unsigned j = 0, FUN = FUs.size(); j < FUN; ++j)
Hal Finkelb460a332012-06-22 20:27:13 +0000393 OS << " const unsigned " << FUs[j]->getName()
394 << " = 1 << " << j << ";\n";
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000395
396 OS << "}\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000397
Andrew Trick2661b412012-07-07 04:00:00 +0000398 std::vector<Record*> BPs = PI->ItinsDef->getValueAsListOfDefs("BP");
Evan Cheng3881cb72010-09-29 22:42:35 +0000399 if (BPs.size()) {
400 OS << "\n// Pipeline forwarding pathes for itineraries \"" << Name
401 << "\"\n" << "namespace " << Name << "Bypass {\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000402
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000403 OS << " const unsigned NoBypass = 0;\n";
Evan Cheng3881cb72010-09-29 22:42:35 +0000404 for (unsigned j = 0, BPN = BPs.size(); j < BPN; ++j)
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000405 OS << " const unsigned " << BPs[j]->getName()
Evan Cheng3881cb72010-09-29 22:42:35 +0000406 << " = 1 << " << j << ";\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000407
Evan Cheng3881cb72010-09-29 22:42:35 +0000408 OS << "}\n";
409 }
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000410 }
411
Jim Laskey908ae272005-10-28 15:20:43 +0000412 // Begin stages table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000413 std::string StageTable = "\nextern const llvm::InstrStage " + Target +
414 "Stages[] = {\n";
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000415 StageTable += " { 0, 0, 0, llvm::InstrStage::Required }, // No itinerary\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000416
David Goodwinfac85412009-08-17 16:02:57 +0000417 // Begin operand cycle table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000418 std::string OperandCycleTable = "extern const unsigned " + Target +
Evan Cheng94214702011-07-01 20:45:01 +0000419 "OperandCycles[] = {\n";
David Goodwinfac85412009-08-17 16:02:57 +0000420 OperandCycleTable += " 0, // No itinerary\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000421
422 // Begin pipeline bypass table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000423 std::string BypassTable = "extern const unsigned " + Target +
Andrew Tricka11a6282012-07-07 03:59:48 +0000424 "ForwardingPaths[] = {\n";
Andrew Trick2661b412012-07-07 04:00:00 +0000425 BypassTable += " 0, // No itinerary\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000426
Andrew Trick2661b412012-07-07 04:00:00 +0000427 // For each Itinerary across all processors, add a unique entry to the stages,
428 // operand cycles, and pipepine bypess tables. Then add the new Itinerary
429 // object with computed offsets to the ProcItinLists result.
David Goodwinfac85412009-08-17 16:02:57 +0000430 unsigned StageCount = 1, OperandCycleCount = 1;
Evan Cheng3881cb72010-09-29 22:42:35 +0000431 std::map<std::string, unsigned> ItinStageMap, ItinOperandMap;
Andrew Trick2661b412012-07-07 04:00:00 +0000432 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
433 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
434 const CodeGenProcModel &ProcModel = *PI;
Andrew Trickda96cf22011-04-01 01:56:55 +0000435
Andrew Trick2661b412012-07-07 04:00:00 +0000436 // Add process itinerary to the list.
437 ProcItinLists.resize(ProcItinLists.size()+1);
Andrew Trickda96cf22011-04-01 01:56:55 +0000438
Andrew Trick2661b412012-07-07 04:00:00 +0000439 // If this processor defines no itineraries, then leave the itinerary list
440 // empty.
441 std::vector<InstrItinerary> &ItinList = ProcItinLists.back();
442 if (ProcModel.ItinDefList.empty())
Andrew Trickd85934b2012-06-22 03:58:51 +0000443 continue;
Andrew Trickd85934b2012-06-22 03:58:51 +0000444
Andrew Trick2661b412012-07-07 04:00:00 +0000445 // Reserve index==0 for NoItinerary.
446 ItinList.resize(SchedModels.numItineraryClasses()+1);
447
448 const std::string &Name = ProcModel.ItinsDef->getName();
Andrew Trickda96cf22011-04-01 01:56:55 +0000449
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000450 // For each itinerary data
Andrew Trick2661b412012-07-07 04:00:00 +0000451 for (unsigned SchedClassIdx = 0,
452 SchedClassEnd = ProcModel.ItinDefList.size();
453 SchedClassIdx < SchedClassEnd; ++SchedClassIdx) {
454
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000455 // Next itinerary data
Andrew Trick2661b412012-07-07 04:00:00 +0000456 Record *ItinData = ProcModel.ItinDefList[SchedClassIdx];
Andrew Trickda96cf22011-04-01 01:56:55 +0000457
Jim Laskey908ae272005-10-28 15:20:43 +0000458 // Get string and stage count
David Goodwinfac85412009-08-17 16:02:57 +0000459 std::string ItinStageString;
Andrew Trick2661b412012-07-07 04:00:00 +0000460 unsigned NStages = 0;
461 if (ItinData)
462 FormItineraryStageString(Name, ItinData, ItinStageString, NStages);
Jim Laskey0d841e02005-10-27 19:47:21 +0000463
David Goodwinfac85412009-08-17 16:02:57 +0000464 // Get string and operand cycle count
465 std::string ItinOperandCycleString;
Andrew Trick2661b412012-07-07 04:00:00 +0000466 unsigned NOperandCycles = 0;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000467 std::string ItinBypassString;
Andrew Trick2661b412012-07-07 04:00:00 +0000468 if (ItinData) {
469 FormItineraryOperandCycleString(ItinData, ItinOperandCycleString,
470 NOperandCycles);
471
472 FormItineraryBypassString(Name, ItinData, ItinBypassString,
473 NOperandCycles);
474 }
Evan Cheng63d66ee2010-09-28 23:50:49 +0000475
David Goodwinfac85412009-08-17 16:02:57 +0000476 // Check to see if stage already exists and create if it doesn't
477 unsigned FindStage = 0;
478 if (NStages > 0) {
479 FindStage = ItinStageMap[ItinStageString];
480 if (FindStage == 0) {
Andrew Trick23482322011-04-01 02:22:47 +0000481 // Emit as { cycles, u1 | u2 | ... | un, timeinc }, // indices
482 StageTable += ItinStageString + ", // " + itostr(StageCount);
483 if (NStages > 1)
484 StageTable += "-" + itostr(StageCount + NStages - 1);
485 StageTable += "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000486 // Record Itin class number.
487 ItinStageMap[ItinStageString] = FindStage = StageCount;
488 StageCount += NStages;
David Goodwinfac85412009-08-17 16:02:57 +0000489 }
490 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000491
David Goodwinfac85412009-08-17 16:02:57 +0000492 // Check to see if operand cycle already exists and create if it doesn't
493 unsigned FindOperandCycle = 0;
494 if (NOperandCycles > 0) {
Evan Cheng3881cb72010-09-29 22:42:35 +0000495 std::string ItinOperandString = ItinOperandCycleString+ItinBypassString;
496 FindOperandCycle = ItinOperandMap[ItinOperandString];
David Goodwinfac85412009-08-17 16:02:57 +0000497 if (FindOperandCycle == 0) {
498 // Emit as cycle, // index
Andrew Trick23482322011-04-01 02:22:47 +0000499 OperandCycleTable += ItinOperandCycleString + ", // ";
500 std::string OperandIdxComment = itostr(OperandCycleCount);
501 if (NOperandCycles > 1)
502 OperandIdxComment += "-"
503 + itostr(OperandCycleCount + NOperandCycles - 1);
504 OperandCycleTable += OperandIdxComment + "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000505 // Record Itin class number.
Andrew Trickda96cf22011-04-01 01:56:55 +0000506 ItinOperandMap[ItinOperandCycleString] =
David Goodwinfac85412009-08-17 16:02:57 +0000507 FindOperandCycle = OperandCycleCount;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000508 // Emit as bypass, // index
Andrew Trick23482322011-04-01 02:22:47 +0000509 BypassTable += ItinBypassString + ", // " + OperandIdxComment + "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000510 OperandCycleCount += NOperandCycles;
David Goodwinfac85412009-08-17 16:02:57 +0000511 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000512 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000513
Evan Cheng5f54ce32010-09-09 18:18:55 +0000514 // Set up itinerary as location and location + stage count
Andrew Trick2661b412012-07-07 04:00:00 +0000515 int NumUOps = ItinData ? ItinData->getValueAsInt("NumMicroOps") : 0;
Evan Cheng5f54ce32010-09-09 18:18:55 +0000516 InstrItinerary Intinerary = { NumUOps, FindStage, FindStage + NStages,
517 FindOperandCycle,
518 FindOperandCycle + NOperandCycles};
519
Jim Laskey908ae272005-10-28 15:20:43 +0000520 // Inject - empty slots will be 0, 0
Andrew Trick2661b412012-07-07 04:00:00 +0000521 ItinList[SchedClassIdx] = Intinerary;
Jim Laskey0d841e02005-10-27 19:47:21 +0000522 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000523 }
Evan Cheng63d66ee2010-09-28 23:50:49 +0000524
Jim Laskey7f39c142005-11-03 22:47:41 +0000525 // Closing stage
Andrew Trick2661b412012-07-07 04:00:00 +0000526 StageTable += " { 0, 0, 0, llvm::InstrStage::Required } // End stages\n";
David Goodwinfac85412009-08-17 16:02:57 +0000527 StageTable += "};\n";
528
529 // Closing operand cycles
Andrew Trick2661b412012-07-07 04:00:00 +0000530 OperandCycleTable += " 0 // End operand cycles\n";
David Goodwinfac85412009-08-17 16:02:57 +0000531 OperandCycleTable += "};\n";
532
Andrew Trick2661b412012-07-07 04:00:00 +0000533 BypassTable += " 0 // End bypass tables\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000534 BypassTable += "};\n";
535
David Goodwinfac85412009-08-17 16:02:57 +0000536 // Emit tables.
537 OS << StageTable;
538 OS << OperandCycleTable;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000539 OS << BypassTable;
Jim Laskey0d841e02005-10-27 19:47:21 +0000540}
541
Andrew Trick2661b412012-07-07 04:00:00 +0000542//
543// EmitProcessorData - Generate data for processor itineraries that were
544// computed during EmitStageAndOperandCycleData(). ProcItinLists lists all
545// Itineraries for each processor. The Itinerary lists are indexed on
546// CodeGenSchedClass::Index.
547//
548void SubtargetEmitter::
549EmitItineraries(raw_ostream &OS,
550 std::vector<std::vector<InstrItinerary> > &ProcItinLists) {
551
Andrew Trickcb941922012-07-09 20:43:03 +0000552 // Multiple processor models may share an itinerary record. Emit it once.
553 SmallPtrSet<Record*, 8> ItinsDefSet;
554
Andrew Trick2661b412012-07-07 04:00:00 +0000555 // For each processor's machine model
556 std::vector<std::vector<InstrItinerary> >::iterator
557 ProcItinListsIter = ProcItinLists.begin();
558 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
Andrew Trick48605c32012-09-15 00:19:57 +0000559 PE = SchedModels.procModelEnd(); PI != PE; ++PI, ++ProcItinListsIter) {
Andrew Trickcb941922012-07-09 20:43:03 +0000560
Andrew Trick2661b412012-07-07 04:00:00 +0000561 Record *ItinsDef = PI->ItinsDef;
Andrew Trickcb941922012-07-09 20:43:03 +0000562 if (!ItinsDefSet.insert(ItinsDef))
563 continue;
Andrew Trick2661b412012-07-07 04:00:00 +0000564
565 // Get processor itinerary name
566 const std::string &Name = ItinsDef->getName();
567
568 // Get the itinerary list for the processor.
569 assert(ProcItinListsIter != ProcItinLists.end() && "bad iterator");
Andrew Trick48605c32012-09-15 00:19:57 +0000570 std::vector<InstrItinerary> &ItinList = *ProcItinListsIter;
Andrew Trick2661b412012-07-07 04:00:00 +0000571
572 OS << "\n";
573 OS << "static const llvm::InstrItinerary ";
574 if (ItinList.empty()) {
575 OS << '*' << Name << " = 0;\n";
576 continue;
577 }
578
579 // Begin processor itinerary table
580 OS << Name << "[] = {\n";
581
582 // For each itinerary class in CodeGenSchedClass::Index order.
583 for (unsigned j = 0, M = ItinList.size(); j < M; ++j) {
584 InstrItinerary &Intinerary = ItinList[j];
585
586 // Emit Itinerary in the form of
587 // { firstStage, lastStage, firstCycle, lastCycle } // index
588 OS << " { " <<
589 Intinerary.NumMicroOps << ", " <<
590 Intinerary.FirstStage << ", " <<
591 Intinerary.LastStage << ", " <<
592 Intinerary.FirstOperandCycle << ", " <<
593 Intinerary.LastOperandCycle << " }" <<
594 ", // " << j << " " << SchedModels.getSchedClass(j).Name << "\n";
595 }
596 // End processor itinerary table
597 OS << " { 0, ~0U, ~0U, ~0U, ~0U } // end marker\n";
598 OS << "};\n";
599 }
600}
601
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000602// Emit either the value defined in the TableGen Record, or the default
Andrew Trick2661b412012-07-07 04:00:00 +0000603// value defined in the C++ header. The Record is null if the processor does not
604// define a model.
605void SubtargetEmitter::EmitProcessorProp(raw_ostream &OS, const Record *R,
Andrew Trickfc992992012-06-05 03:44:40 +0000606 const char *Name, char Separator) {
607 OS << " ";
Andrew Trick2661b412012-07-07 04:00:00 +0000608 int V = R ? R->getValueAsInt(Name) : -1;
Andrew Trickfc992992012-06-05 03:44:40 +0000609 if (V >= 0)
610 OS << V << Separator << " // " << Name;
611 else
Andrew Trick2661b412012-07-07 04:00:00 +0000612 OS << "MCSchedModel::Default" << Name << Separator;
Andrew Trickfc992992012-06-05 03:44:40 +0000613 OS << '\n';
614}
615
Andrew Trick40096d22012-09-17 22:18:45 +0000616void SubtargetEmitter::EmitProcessorResources(const CodeGenProcModel &ProcModel,
617 raw_ostream &OS) {
618 char Sep = ProcModel.ProcResourceDefs.empty() ? ' ' : ',';
619
620 OS << "\n// {Name, NumUnits, SuperIdx}\n";
621 OS << "static const llvm::MCProcResourceDesc "
622 << ProcModel.ModelName << "ProcResources" << "[] = {\n"
623 << " {DBGFIELD(\"InvalidUnit\") 0, 0}" << Sep << "\n";
624
625 for (unsigned i = 0, e = ProcModel.ProcResourceDefs.size(); i < e; ++i) {
626 Record *PRDef = ProcModel.ProcResourceDefs[i];
627
628 // Find the SuperIdx
629 unsigned SuperIdx = 0;
630 Record *SuperDef = 0;
631 if (PRDef->getValueInit("Super")->isComplete()) {
632 SuperDef =
633 SchedModels.findProcResUnits(PRDef->getValueAsDef("Super"), ProcModel);
634 SuperIdx = ProcModel.getProcResourceIdx(SuperDef);
635 }
636 // Emit the ProcResourceDesc
637 if (i+1 == e)
638 Sep = ' ';
639 OS << " {DBGFIELD(\"" << PRDef->getName() << "\") ";
640 if (PRDef->getName().size() < 15)
641 OS.indent(15 - PRDef->getName().size());
642 OS << PRDef->getValueAsInt("NumUnits") << ", " << SuperIdx
643 << "}" << Sep << " // #" << i+1;
644 if (SuperDef)
645 OS << ", Super=" << SuperDef->getName();
646 OS << "\n";
647 }
648 OS << "};\n";
649}
650
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000651// Find the WriteRes Record that defines processor resources for this
652// SchedWrite.
653Record *SubtargetEmitter::FindWriteResources(
654 Record *WriteDef, const CodeGenProcModel &ProcModel) {
655
656 // Check if the SchedWrite is already subtarget-specific and directly
657 // specifies a set of processor resources.
658 if (WriteDef->isSubClassOf("SchedWriteRes"))
659 return WriteDef;
660
661 // Check this processor's list of write resources.
662 for (RecIter WRI = ProcModel.WriteResDefs.begin(),
663 WRE = ProcModel.WriteResDefs.end(); WRI != WRE; ++WRI) {
664 if (!(*WRI)->isSubClassOf("WriteRes"))
665 continue;
666 if (WriteDef == (*WRI)->getValueAsDef("WriteType"))
667 return *WRI;
668 }
669 throw TGError(ProcModel.ModelDef->getLoc(),
670 std::string("Processor does not define resources for ")
671 + WriteDef->getName());
672}
673
674/// Find the ReadAdvance record for the given SchedRead on this processor or
675/// return NULL.
676Record *SubtargetEmitter::FindReadAdvance(Record *ReadDef,
677 const CodeGenProcModel &ProcModel) {
678 // Check for SchedReads that directly specify a ReadAdvance.
679 if (ReadDef->isSubClassOf("SchedReadAdvance"))
680 return ReadDef;
681
682 // Check this processor's ReadAdvanceList.
683 for (RecIter RAI = ProcModel.ReadAdvanceDefs.begin(),
684 RAE = ProcModel.ReadAdvanceDefs.end(); RAI != RAE; ++RAI) {
685 if (!(*RAI)->isSubClassOf("ReadAdvance"))
686 continue;
687 if (ReadDef == (*RAI)->getValueAsDef("ReadType"))
688 return *RAI;
689 }
690 if (ReadDef->getName() != "ReadDefault") {
691 throw TGError(ProcModel.ModelDef->getLoc(),
692 std::string("Processor does not define resources for ")
693 + ReadDef->getName());
694 }
695 return NULL;
696}
697
698// Generate the SchedClass table for this processor and update global
699// tables. Must be called for each processor in order.
700void SubtargetEmitter::GenSchedClassTables(const CodeGenProcModel &ProcModel,
701 SchedClassTables &SchedTables) {
702 SchedTables.ProcSchedClasses.resize(SchedTables.ProcSchedClasses.size() + 1);
703 if (!ProcModel.hasInstrSchedModel())
704 return;
705
706 std::vector<MCSchedClassDesc> &SCTab = SchedTables.ProcSchedClasses.back();
707 for (CodeGenSchedModels::SchedClassIter SCI = SchedModels.schedClassBegin(),
708 SCE = SchedModels.schedClassEnd(); SCI != SCE; ++SCI) {
709 SCTab.resize(SCTab.size() + 1);
710 MCSchedClassDesc &SCDesc = SCTab.back();
Andrew Tricke127dfd2012-09-18 03:18:56 +0000711 // SCDesc.Name is guarded by NDEBUG
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000712 SCDesc.NumMicroOps = 0;
713 SCDesc.BeginGroup = false;
714 SCDesc.EndGroup = false;
715 SCDesc.WriteProcResIdx = 0;
716 SCDesc.WriteLatencyIdx = 0;
717 SCDesc.ReadAdvanceIdx = 0;
718
719 // A Variant SchedClass has no resources of its own.
720 if (!SCI->Transitions.empty()) {
721 SCDesc.NumMicroOps = MCSchedClassDesc::VariantNumMicroOps;
722 continue;
723 }
724
725 // Determine if the SchedClass is actually reachable on this processor. If
726 // not don't try to locate the processor resources, it will fail.
727 // If ProcIndices contains 0, this class applies to all processors.
728 assert(!SCI->ProcIndices.empty() && "expect at least one procidx");
729 if (SCI->ProcIndices[0] != 0) {
730 IdxIter PIPos = std::find(SCI->ProcIndices.begin(),
731 SCI->ProcIndices.end(), ProcModel.Index);
732 if (PIPos == SCI->ProcIndices.end())
733 continue;
734 }
735 IdxVec Writes = SCI->Writes;
736 IdxVec Reads = SCI->Reads;
737 if (SCI->ItinClassDef) {
738 assert(SCI->InstRWs.empty() && "ItinClass should not have InstRWs");
739 // Check this processor's itinerary class resources.
740 for (RecIter II = ProcModel.ItinRWDefs.begin(),
741 IE = ProcModel.ItinRWDefs.end(); II != IE; ++II) {
742 RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
743 if (std::find(Matched.begin(), Matched.end(), SCI->ItinClassDef)
744 != Matched.end()) {
745 SchedModels.findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"),
746 Writes, Reads);
747 break;
748 }
749 }
750 if (Writes.empty()) {
751 DEBUG(dbgs() << ProcModel.ItinsDef->getName()
752 << " does not have resources for itinerary class "
753 << SCI->ItinClassDef->getName() << '\n');
754 }
755 }
756 else if (!SCI->InstRWs.empty()) {
757 assert(SCI->Writes.empty() && SCI->Reads.empty() &&
758 "InstRW class should not have its own ReadWrites");
759 Record *RWDef = 0;
760 for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end();
761 RWI != RWE; ++RWI) {
762 Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel");
763 if (&ProcModel == &SchedModels.getProcModel(RWModelDef)) {
764 RWDef = *RWI;
765 break;
766 }
767 }
768 if (RWDef) {
769 SchedModels.findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
770 Writes, Reads);
771 }
772 }
773 // Sum resources across all operand writes.
774 std::vector<MCWriteProcResEntry> WriteProcResources;
775 std::vector<MCWriteLatencyEntry> WriteLatencies;
776 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
777 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) {
778 IdxVec WriteSeq;
779 SchedModels.expandRWSequence(*WI, WriteSeq, /*IsRead=*/false);
780
781 // For each operand, create a latency entry.
782 MCWriteLatencyEntry WLEntry;
783 WLEntry.Cycles = 0;
784 WLEntry.WriteResourceID = WriteSeq.back();
785
786 for (IdxIter WSI = WriteSeq.begin(), WSE = WriteSeq.end();
787 WSI != WSE; ++WSI) {
788
789 Record *WriteDef = SchedModels.getSchedWrite(*WSI).TheDef;
790 Record *WriteRes = FindWriteResources(WriteDef, ProcModel);
791
792 // Mark the parent class as invalid for unsupported write types.
793 if (WriteRes->getValueAsBit("Unsupported")) {
794 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
795 break;
796 }
797 WLEntry.Cycles += WriteRes->getValueAsInt("Latency");
798 SCDesc.NumMicroOps += WriteRes->getValueAsInt("NumMicroOps");
799 SCDesc.BeginGroup |= WriteRes->getValueAsBit("BeginGroup");
800 SCDesc.EndGroup |= WriteRes->getValueAsBit("EndGroup");
801
802 // Create an entry for each ProcResource listed in WriteRes.
803 RecVec PRVec = WriteRes->getValueAsListOfDefs("ProcResources");
804 std::vector<int64_t> Cycles =
805 WriteRes->getValueAsListOfInts("ResourceCycles");
806 for (unsigned PRIdx = 0, PREnd = PRVec.size();
807 PRIdx != PREnd; ++PRIdx) {
808 MCWriteProcResEntry WPREntry;
809 WPREntry.ProcResourceIdx = ProcModel.getProcResourceIdx(PRVec[PRIdx]);
810 assert(WPREntry.ProcResourceIdx && "Bad ProcResourceIdx");
811 if (Cycles.size() > PRIdx)
812 WPREntry.Cycles = Cycles[PRIdx];
813 else
814 WPREntry.Cycles = 1;
815 WriteProcResources.push_back(WPREntry);
816 }
817 }
818 WriteLatencies.push_back(WLEntry);
819 }
820 // Create an entry for each operand Read in this SchedClass.
821 // Entries must be sorted first by UseIdx then by WriteResourceID.
822 for (unsigned UseIdx = 0, EndIdx = Reads.size();
823 UseIdx != EndIdx; ++UseIdx) {
824 Record *ReadDef = SchedModels.getSchedRead(Reads[UseIdx]).TheDef;
825 Record *ReadAdvance = FindReadAdvance(ReadDef, ProcModel);
826 if (!ReadAdvance)
827 continue;
828
829 // Mark the parent class as invalid for unsupported write types.
830 if (ReadAdvance->getValueAsBit("Unsupported")) {
831 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
832 break;
833 }
834 RecVec ValidWrites = ReadAdvance->getValueAsListOfDefs("ValidWrites");
835 IdxVec WriteIDs;
836 if (ValidWrites.empty())
837 WriteIDs.push_back(0);
838 else {
839 for (RecIter VWI = ValidWrites.begin(), VWE = ValidWrites.end();
840 VWI != VWE; ++VWI) {
841 WriteIDs.push_back(SchedModels.getSchedRWIdx(*VWI, /*IsRead=*/false));
842 }
843 }
844 std::sort(WriteIDs.begin(), WriteIDs.end());
845 for(IdxIter WI = WriteIDs.begin(), WE = WriteIDs.end(); WI != WE; ++WI) {
846 MCReadAdvanceEntry RAEntry;
847 RAEntry.UseIdx = UseIdx;
848 RAEntry.WriteResourceID = *WI;
849 RAEntry.Cycles = ReadAdvance->getValueAsInt("Cycles");
850 ReadAdvanceEntries.push_back(RAEntry);
851 }
852 }
853 if (SCDesc.NumMicroOps == MCSchedClassDesc::InvalidNumMicroOps) {
854 WriteProcResources.clear();
855 WriteLatencies.clear();
856 ReadAdvanceEntries.clear();
857 }
858 // Add the information for this SchedClass to the global tables using basic
859 // compression.
860 //
861 // WritePrecRes entries are sorted by ProcResIdx.
862 std::sort(WriteProcResources.begin(), WriteProcResources.end(),
863 LessWriteProcResources());
864
865 SCDesc.NumWriteProcResEntries = WriteProcResources.size();
866 std::vector<MCWriteProcResEntry>::iterator WPRPos =
867 std::search(SchedTables.WriteProcResources.begin(),
868 SchedTables.WriteProcResources.end(),
869 WriteProcResources.begin(), WriteProcResources.end());
870 if (WPRPos != SchedTables.WriteProcResources.end())
871 SCDesc.WriteProcResIdx = WPRPos - SchedTables.WriteProcResources.begin();
872 else {
873 SCDesc.WriteProcResIdx = SchedTables.WriteProcResources.size();
874 SchedTables.WriteProcResources.insert(WPRPos, WriteProcResources.begin(),
875 WriteProcResources.end());
876 }
877 // Latency entries must remain in operand order.
878 SCDesc.NumWriteLatencyEntries = WriteLatencies.size();
879 std::vector<MCWriteLatencyEntry>::iterator WLPos =
880 std::search(SchedTables.WriteLatencies.begin(),
881 SchedTables.WriteLatencies.end(),
882 WriteLatencies.begin(), WriteLatencies.end());
883 if (WLPos != SchedTables.WriteLatencies.end())
884 SCDesc.WriteLatencyIdx = WLPos - SchedTables.WriteLatencies.begin();
885 else {
886 SCDesc.WriteLatencyIdx = SchedTables.WriteLatencies.size();
887 SchedTables.WriteLatencies.insert(WLPos, WriteLatencies.begin(),
888 WriteLatencies.end());
889 }
890 // ReadAdvanceEntries must remain in operand order.
891 SCDesc.NumReadAdvanceEntries = ReadAdvanceEntries.size();
892 std::vector<MCReadAdvanceEntry>::iterator RAPos =
893 std::search(SchedTables.ReadAdvanceEntries.begin(),
894 SchedTables.ReadAdvanceEntries.end(),
895 ReadAdvanceEntries.begin(), ReadAdvanceEntries.end());
896 if (RAPos != SchedTables.ReadAdvanceEntries.end())
897 SCDesc.ReadAdvanceIdx = RAPos - SchedTables.ReadAdvanceEntries.begin();
898 else {
899 SCDesc.ReadAdvanceIdx = SchedTables.ReadAdvanceEntries.size();
900 SchedTables.ReadAdvanceEntries.insert(RAPos, ReadAdvanceEntries.begin(),
901 ReadAdvanceEntries.end());
902 }
903 }
904}
905
Andrew Trick544c8802012-09-17 22:18:50 +0000906// Emit SchedClass tables for all processors and associated global tables.
907void SubtargetEmitter::EmitSchedClassTables(SchedClassTables &SchedTables,
908 raw_ostream &OS) {
909 // Emit global WriteProcResTable.
910 OS << "\n// {ProcResourceIdx, Cycles}\n"
911 << "extern const llvm::MCWriteProcResEntry "
912 << Target << "WriteProcResTable[] = {\n"
913 << " { 0, 0}, // Invalid\n";
914 for (unsigned WPRIdx = 1, WPREnd = SchedTables.WriteProcResources.size();
915 WPRIdx != WPREnd; ++WPRIdx) {
916 MCWriteProcResEntry &WPREntry = SchedTables.WriteProcResources[WPRIdx];
917 OS << " {" << format("%2d", WPREntry.ProcResourceIdx) << ", "
918 << format("%2d", WPREntry.Cycles) << "}";
919 if (WPRIdx + 1 < WPREnd)
920 OS << ',';
921 OS << " // #" << WPRIdx << '\n';
922 }
923 OS << "}; // " << Target << "WriteProcResTable\n";
924
925 // Emit global WriteLatencyTable.
926 OS << "\n// {Cycles, WriteResourceID}\n"
927 << "extern const llvm::MCWriteLatencyEntry "
928 << Target << "WriteLatencyTable[] = {\n"
929 << " { 0, 0}, // Invalid\n";
930 for (unsigned WLIdx = 1, WLEnd = SchedTables.WriteLatencies.size();
931 WLIdx != WLEnd; ++WLIdx) {
932 MCWriteLatencyEntry &WLEntry = SchedTables.WriteLatencies[WLIdx];
933 OS << " {" << format("%2d", WLEntry.Cycles) << ", "
934 << format("%2d", WLEntry.WriteResourceID) << "}";
935 if (WLIdx + 1 < WLEnd)
936 OS << ',';
937 OS << " // #" << WLIdx << " "
938 << SchedModels.getSchedWrite(WLEntry.WriteResourceID).Name << '\n';
939 }
940 OS << "}; // " << Target << "WriteLatencyTable\n";
941
942 // Emit global ReadAdvanceTable.
943 OS << "\n// {UseIdx, WriteResourceID, Cycles}\n"
944 << "extern const llvm::MCReadAdvanceEntry "
945 << Target << "ReadAdvanceTable[] = {\n"
946 << " {0, 0, 0}, // Invalid\n";
947 for (unsigned RAIdx = 1, RAEnd = SchedTables.ReadAdvanceEntries.size();
948 RAIdx != RAEnd; ++RAIdx) {
949 MCReadAdvanceEntry &RAEntry = SchedTables.ReadAdvanceEntries[RAIdx];
950 OS << " {" << RAEntry.UseIdx << ", "
951 << format("%2d", RAEntry.WriteResourceID) << ", "
952 << format("%2d", RAEntry.Cycles) << "}";
953 if (RAIdx + 1 < RAEnd)
954 OS << ',';
955 OS << " // #" << RAIdx << '\n';
956 }
957 OS << "}; // " << Target << "ReadAdvanceTable\n";
958
959 // Emit a SchedClass table for each processor.
960 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
961 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
962 if (!PI->hasInstrSchedModel())
963 continue;
964
965 std::vector<MCSchedClassDesc> &SCTab =
966 SchedTables.ProcSchedClasses[1 + PI - SchedModels.procModelBegin()];
967
968 OS << "\n// {Name, NumMicroOps, BeginGroup, EndGroup,"
969 << " WriteProcResIdx,#, WriteLatencyIdx,#, ReadAdvanceIdx,#}\n";
970 OS << "static const llvm::MCSchedClassDesc "
971 << PI->ModelName << "SchedClasses[] = {\n";
972
973 // The first class is always invalid. We no way to distinguish it except by
974 // name and position.
Andrew Tricke4095f92012-09-17 23:14:15 +0000975 assert(SchedModels.getSchedClass(0).Name == "NoItinerary"
Andrew Trick544c8802012-09-17 22:18:50 +0000976 && "invalid class not first");
977 OS << " {DBGFIELD(\"InvalidSchedClass\") "
978 << MCSchedClassDesc::InvalidNumMicroOps
979 << ", 0, 0, 0, 0, 0, 0, 0, 0},\n";
980
981 for (unsigned SCIdx = 1, SCEnd = SCTab.size(); SCIdx != SCEnd; ++SCIdx) {
982 MCSchedClassDesc &MCDesc = SCTab[SCIdx];
983 const CodeGenSchedClass &SchedClass = SchedModels.getSchedClass(SCIdx);
984 OS << " {DBGFIELD(\"" << SchedClass.Name << "\") ";
985 if (SchedClass.Name.size() < 18)
986 OS.indent(18 - SchedClass.Name.size());
987 OS << MCDesc.NumMicroOps
988 << ", " << MCDesc.BeginGroup << ", " << MCDesc.EndGroup
989 << ", " << format("%2d", MCDesc.WriteProcResIdx)
990 << ", " << MCDesc.NumWriteProcResEntries
991 << ", " << format("%2d", MCDesc.WriteLatencyIdx)
992 << ", " << MCDesc.NumWriteLatencyEntries
993 << ", " << format("%2d", MCDesc.ReadAdvanceIdx)
994 << ", " << MCDesc.NumReadAdvanceEntries << "}";
995 if (SCIdx + 1 < SCEnd)
996 OS << ',';
997 OS << " // #" << SCIdx << '\n';
998 }
999 OS << "}; // " << PI->ModelName << "SchedClasses\n";
1000 }
1001}
1002
Andrew Trick2661b412012-07-07 04:00:00 +00001003void SubtargetEmitter::EmitProcessorModels(raw_ostream &OS) {
1004 // For each processor model.
1005 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1006 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
Andrew Trick40096d22012-09-17 22:18:45 +00001007 // Emit processor resource table.
1008 if (PI->hasInstrSchedModel())
1009 EmitProcessorResources(*PI, OS);
1010 else if(!PI->ProcResourceDefs.empty())
1011 throw TGError(PI->ModelDef->getLoc(), "SchedMachineModel defines "
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001012 "ProcResources without defining WriteRes SchedWriteRes");
Andrew Trick40096d22012-09-17 22:18:45 +00001013
Andrew Trickfc992992012-06-05 03:44:40 +00001014 // Begin processor itinerary properties
1015 OS << "\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001016 OS << "static const llvm::MCSchedModel " << PI->ModelName << "(\n";
1017 EmitProcessorProp(OS, PI->ModelDef, "IssueWidth", ',');
1018 EmitProcessorProp(OS, PI->ModelDef, "MinLatency", ',');
1019 EmitProcessorProp(OS, PI->ModelDef, "LoadLatency", ',');
1020 EmitProcessorProp(OS, PI->ModelDef, "HighLatency", ',');
Andrew Trickd43b5c92012-08-08 02:44:16 +00001021 EmitProcessorProp(OS, PI->ModelDef, "MispredictPenalty", ',');
Andrew Tricke127dfd2012-09-18 03:18:56 +00001022 OS << " " << PI->Index << ", // Processor ID\n";
1023 if (PI->hasInstrSchedModel())
1024 OS << " " << PI->ModelName << "ProcResources" << ",\n"
1025 << " " << PI->ModelName << "SchedClasses" << ",\n"
1026 << " " << PI->ProcResourceDefs.size()+1 << ",\n"
1027 << " " << (SchedModels.schedClassEnd()
1028 - SchedModels.schedClassBegin()) << ",\n";
1029 else
1030 OS << " 0, 0, 0, 0, // No instruction-level machine model.\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001031 if (SchedModels.hasItineraryClasses())
Andrew Trick40096d22012-09-17 22:18:45 +00001032 OS << " " << PI->ItinsDef->getName() << ");\n";
Andrew Trickd85934b2012-06-22 03:58:51 +00001033 else
Andrew Trick40096d22012-09-17 22:18:45 +00001034 OS << " 0); // No Itinerary\n";
Jim Laskey0d841e02005-10-27 19:47:21 +00001035 }
Jim Laskey10b1dd92005-10-31 17:16:01 +00001036}
1037
1038//
1039// EmitProcessorLookup - generate cpu name to itinerary lookup table.
1040//
Daniel Dunbar1a551802009-07-03 00:10:29 +00001041void SubtargetEmitter::EmitProcessorLookup(raw_ostream &OS) {
Jim Laskey10b1dd92005-10-31 17:16:01 +00001042 // Gather and sort processor information
1043 std::vector<Record*> ProcessorList =
1044 Records.getAllDerivedDefinitions("Processor");
Duraid Madina42d24c72005-12-30 14:56:37 +00001045 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskey10b1dd92005-10-31 17:16:01 +00001046
1047 // Begin processor table
1048 OS << "\n";
1049 OS << "// Sorted (by key) array of itineraries for CPU subtype.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001050 << "extern const llvm::SubtargetInfoKV "
Andrew Trick2661b412012-07-07 04:00:00 +00001051 << Target << "ProcSchedKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +00001052
Jim Laskey10b1dd92005-10-31 17:16:01 +00001053 // For each processor
1054 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
1055 // Next processor
1056 Record *Processor = ProcessorList[i];
1057
Bill Wendling4222d802007-05-04 20:38:40 +00001058 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trick2661b412012-07-07 04:00:00 +00001059 const std::string &ProcModelName =
Andrew Trick48605c32012-09-15 00:19:57 +00001060 SchedModels.getModelForProc(Processor).ModelName;
Andrew Trickda96cf22011-04-01 01:56:55 +00001061
Jim Laskey10b1dd92005-10-31 17:16:01 +00001062 // Emit as { "cpu", procinit },
Andrew Trick40096d22012-09-17 22:18:45 +00001063 OS << " { \"" << Name << "\", (const void *)&" << ProcModelName << " }";
Andrew Trickda96cf22011-04-01 01:56:55 +00001064
Jim Laskey10b1dd92005-10-31 17:16:01 +00001065 // Depending on ''if more in the list'' emit comma
1066 if (++i < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +00001067
Jim Laskey10b1dd92005-10-31 17:16:01 +00001068 OS << "\n";
1069 }
Andrew Trickda96cf22011-04-01 01:56:55 +00001070
Jim Laskey10b1dd92005-10-31 17:16:01 +00001071 // End processor table
1072 OS << "};\n";
Jim Laskey0d841e02005-10-27 19:47:21 +00001073}
1074
1075//
Andrew Trick2661b412012-07-07 04:00:00 +00001076// EmitSchedModel - Emits all scheduling model tables, folding common patterns.
Jim Laskey0d841e02005-10-27 19:47:21 +00001077//
Andrew Trick2661b412012-07-07 04:00:00 +00001078void SubtargetEmitter::EmitSchedModel(raw_ostream &OS) {
Andrew Trick40096d22012-09-17 22:18:45 +00001079 OS << "#ifdef DBGFIELD\n"
1080 << "#error \"<target>GenSubtargetInfo.inc requires a DBGFIELD macro\"\n"
1081 << "#endif\n"
1082 << "#ifndef NDEBUG\n"
1083 << "#define DBGFIELD(x) x,\n"
1084 << "#else\n"
1085 << "#define DBGFIELD(x)\n"
1086 << "#endif\n";
1087
Andrew Trick2661b412012-07-07 04:00:00 +00001088 if (SchedModels.hasItineraryClasses()) {
1089 std::vector<std::vector<InstrItinerary> > ProcItinLists;
Jim Laskey6cee6302005-11-01 20:06:59 +00001090 // Emit the stage data
Andrew Trick2661b412012-07-07 04:00:00 +00001091 EmitStageAndOperandCycleData(OS, ProcItinLists);
1092 EmitItineraries(OS, ProcItinLists);
Jim Laskey6cee6302005-11-01 20:06:59 +00001093 }
Andrew Trick544c8802012-09-17 22:18:50 +00001094 OS << "\n// ===============================================================\n"
1095 << "// Data tables for the new per-operand machine model.\n";
Andrew Trick40096d22012-09-17 22:18:45 +00001096
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001097 SchedClassTables SchedTables;
1098 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1099 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
1100 GenSchedClassTables(*PI, SchedTables);
1101 }
Andrew Trick544c8802012-09-17 22:18:50 +00001102 EmitSchedClassTables(SchedTables, OS);
1103
1104 // Emit the processor machine model
1105 EmitProcessorModels(OS);
1106 // Emit the processor lookup data
1107 EmitProcessorLookup(OS);
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001108
Andrew Trick40096d22012-09-17 22:18:45 +00001109 OS << "#undef DBGFIELD";
Jim Laskey0d841e02005-10-27 19:47:21 +00001110}
1111
1112//
Jim Laskey581a8f72005-10-26 17:30:34 +00001113// ParseFeaturesFunction - Produces a subtarget specific function for parsing
1114// the subtarget features string.
1115//
Evan Cheng94214702011-07-01 20:45:01 +00001116void SubtargetEmitter::ParseFeaturesFunction(raw_ostream &OS,
1117 unsigned NumFeatures,
1118 unsigned NumProcs) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +00001119 std::vector<Record*> Features =
1120 Records.getAllDerivedDefinitions("SubtargetFeature");
Duraid Madina42d24c72005-12-30 14:56:37 +00001121 std::sort(Features.begin(), Features.end(), LessRecord());
Jim Laskey581a8f72005-10-26 17:30:34 +00001122
Andrew Trickda96cf22011-04-01 01:56:55 +00001123 OS << "// ParseSubtargetFeatures - Parses features string setting specified\n"
1124 << "// subtarget options.\n"
Evan Cheng276365d2011-06-30 01:53:36 +00001125 << "void llvm::";
Jim Laskey581a8f72005-10-26 17:30:34 +00001126 OS << Target;
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001127 OS << "Subtarget::ParseSubtargetFeatures(StringRef CPU, StringRef FS) {\n"
David Greenef0fd3af2010-01-05 17:47:41 +00001128 << " DEBUG(dbgs() << \"\\nFeatures:\" << FS);\n"
Hal Finkel3f696e52012-06-12 04:21:36 +00001129 << " DEBUG(dbgs() << \"\\nCPU:\" << CPU << \"\\n\\n\");\n";
Evan Cheng94214702011-07-01 20:45:01 +00001130
1131 if (Features.empty()) {
1132 OS << "}\n";
1133 return;
1134 }
1135
Andrew Tricke1b53282012-09-17 23:00:42 +00001136 OS << " uint64_t Bits = ReInitMCSubtargetInfo(CPU, FS);\n";
Bill Wendling4222d802007-05-04 20:38:40 +00001137
Jim Laskeyf7bcde02005-10-28 21:47:29 +00001138 for (unsigned i = 0; i < Features.size(); i++) {
1139 // Next record
1140 Record *R = Features[i];
Bill Wendling4222d802007-05-04 20:38:40 +00001141 const std::string &Instance = R->getName();
1142 const std::string &Value = R->getValueAsString("Value");
1143 const std::string &Attribute = R->getValueAsString("Attribute");
Evan Cheng19c95502006-01-27 08:09:42 +00001144
Dale Johannesendb01c8b2008-02-14 23:35:16 +00001145 if (Value=="true" || Value=="false")
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001146 OS << " if ((Bits & " << Target << "::"
1147 << Instance << ") != 0) "
Dale Johannesendb01c8b2008-02-14 23:35:16 +00001148 << Attribute << " = " << Value << ";\n";
1149 else
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001150 OS << " if ((Bits & " << Target << "::"
1151 << Instance << ") != 0 && "
Evan Cheng94214702011-07-01 20:45:01 +00001152 << Attribute << " < " << Value << ") "
1153 << Attribute << " = " << Value << ";\n";
Jim Laskey6cee6302005-11-01 20:06:59 +00001154 }
Anton Korobeynikov41a02432009-05-23 19:50:50 +00001155
Evan Cheng276365d2011-06-30 01:53:36 +00001156 OS << "}\n";
Jim Laskey581a8f72005-10-26 17:30:34 +00001157}
1158
Anton Korobeynikov41a02432009-05-23 19:50:50 +00001159//
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001160// SubtargetEmitter::run - Main subtarget enumeration emitter.
1161//
Daniel Dunbar1a551802009-07-03 00:10:29 +00001162void SubtargetEmitter::run(raw_ostream &OS) {
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001163 emitSourceFileHeader("Subtarget Enumeration Source Fragment", OS);
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001164
Evan Chengebdeeab2011-07-08 01:53:10 +00001165 OS << "\n#ifdef GET_SUBTARGETINFO_ENUM\n";
1166 OS << "#undef GET_SUBTARGETINFO_ENUM\n";
1167
1168 OS << "namespace llvm {\n";
1169 Enumeration(OS, "SubtargetFeature", true);
1170 OS << "} // End llvm namespace \n";
1171 OS << "#endif // GET_SUBTARGETINFO_ENUM\n\n";
1172
Evan Cheng94214702011-07-01 20:45:01 +00001173 OS << "\n#ifdef GET_SUBTARGETINFO_MC_DESC\n";
1174 OS << "#undef GET_SUBTARGETINFO_MC_DESC\n";
Anton Korobeynikov928eb492010-04-18 20:31:01 +00001175
Evan Cheng94214702011-07-01 20:45:01 +00001176 OS << "namespace llvm {\n";
Evan Chengc60f9b72011-07-14 20:59:42 +00001177#if 0
1178 OS << "namespace {\n";
1179#endif
Evan Cheng94214702011-07-01 20:45:01 +00001180 unsigned NumFeatures = FeatureKeyValues(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001181 OS << "\n";
Evan Cheng94214702011-07-01 20:45:01 +00001182 unsigned NumProcs = CPUKeyValues(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001183 OS << "\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001184 EmitSchedModel(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001185 OS << "\n";
1186#if 0
1187 OS << "}\n";
1188#endif
Evan Cheng94214702011-07-01 20:45:01 +00001189
1190 // MCInstrInfo initialization routine.
1191 OS << "static inline void Init" << Target
Evan Cheng59ee62d2011-07-11 03:57:24 +00001192 << "MCSubtargetInfo(MCSubtargetInfo *II, "
1193 << "StringRef TT, StringRef CPU, StringRef FS) {\n";
1194 OS << " II->InitMCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng94214702011-07-01 20:45:01 +00001195 if (NumFeatures)
1196 OS << Target << "FeatureKV, ";
1197 else
1198 OS << "0, ";
1199 if (NumProcs)
1200 OS << Target << "SubTypeKV, ";
1201 else
1202 OS << "0, ";
Andrew Trick544c8802012-09-17 22:18:50 +00001203 OS << '\n'; OS.indent(22);
Andrew Tricke127dfd2012-09-18 03:18:56 +00001204 OS << Target << "ProcSchedKV, "
1205 << Target << "WriteProcResTable, "
1206 << Target << "WriteLatencyTable, "
1207 << Target << "ReadAdvanceTable, ";
Andrew Trick2661b412012-07-07 04:00:00 +00001208 if (SchedModels.hasItineraryClasses()) {
Andrew Tricke127dfd2012-09-18 03:18:56 +00001209 OS << '\n'; OS.indent(22);
1210 OS << Target << "Stages, "
Evan Cheng94214702011-07-01 20:45:01 +00001211 << Target << "OperandCycles, "
Andrew Tricka11a6282012-07-07 03:59:48 +00001212 << Target << "ForwardingPaths, ";
Evan Cheng94214702011-07-01 20:45:01 +00001213 } else
Andrew Tricke127dfd2012-09-18 03:18:56 +00001214 OS << "0, 0, 0, ";
Evan Cheng94214702011-07-01 20:45:01 +00001215 OS << NumFeatures << ", " << NumProcs << ");\n}\n\n";
1216
1217 OS << "} // End llvm namespace \n";
1218
1219 OS << "#endif // GET_SUBTARGETINFO_MC_DESC\n\n";
1220
1221 OS << "\n#ifdef GET_SUBTARGETINFO_TARGET_DESC\n";
1222 OS << "#undef GET_SUBTARGETINFO_TARGET_DESC\n";
1223
1224 OS << "#include \"llvm/Support/Debug.h\"\n";
1225 OS << "#include \"llvm/Support/raw_ostream.h\"\n";
1226 ParseFeaturesFunction(OS, NumFeatures, NumProcs);
1227
1228 OS << "#endif // GET_SUBTARGETINFO_TARGET_DESC\n\n";
1229
Evan Cheng5b1b44892011-07-01 21:01:15 +00001230 // Create a TargetSubtargetInfo subclass to hide the MC layer initialization.
Evan Cheng94214702011-07-01 20:45:01 +00001231 OS << "\n#ifdef GET_SUBTARGETINFO_HEADER\n";
1232 OS << "#undef GET_SUBTARGETINFO_HEADER\n";
1233
1234 std::string ClassName = Target + "GenSubtargetInfo";
1235 OS << "namespace llvm {\n";
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001236 OS << "class DFAPacketizer;\n";
Evan Cheng5b1b44892011-07-01 21:01:15 +00001237 OS << "struct " << ClassName << " : public TargetSubtargetInfo {\n"
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001238 << " explicit " << ClassName << "(StringRef TT, StringRef CPU, "
1239 << "StringRef FS);\n"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001240 << "public:\n"
Sebastian Pop464f3a32011-12-06 17:34:16 +00001241 << " DFAPacketizer *createDFAPacketizer(const InstrItineraryData *IID)"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001242 << " const;\n"
Evan Cheng94214702011-07-01 20:45:01 +00001243 << "};\n";
1244 OS << "} // End llvm namespace \n";
1245
1246 OS << "#endif // GET_SUBTARGETINFO_HEADER\n\n";
1247
1248 OS << "\n#ifdef GET_SUBTARGETINFO_CTOR\n";
1249 OS << "#undef GET_SUBTARGETINFO_CTOR\n";
1250
1251 OS << "namespace llvm {\n";
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001252 OS << "extern const llvm::SubtargetFeatureKV " << Target << "FeatureKV[];\n";
1253 OS << "extern const llvm::SubtargetFeatureKV " << Target << "SubTypeKV[];\n";
Andrew Trick544c8802012-09-17 22:18:50 +00001254 OS << "extern const llvm::SubtargetInfoKV " << Target << "ProcSchedKV[];\n";
1255 OS << "extern const llvm::MCWriteProcResEntry "
1256 << Target << "WriteProcResTable[];\n";
1257 OS << "extern const llvm::MCWriteLatencyEntry "
1258 << Target << "WriteLatencyTable[];\n";
1259 OS << "extern const llvm::MCReadAdvanceEntry "
1260 << Target << "ReadAdvanceTable[];\n";
1261
Andrew Trick2661b412012-07-07 04:00:00 +00001262 if (SchedModels.hasItineraryClasses()) {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001263 OS << "extern const llvm::InstrStage " << Target << "Stages[];\n";
1264 OS << "extern const unsigned " << Target << "OperandCycles[];\n";
Andrew Tricka11a6282012-07-07 03:59:48 +00001265 OS << "extern const unsigned " << Target << "ForwardingPaths[];\n";
Evan Chengc60f9b72011-07-14 20:59:42 +00001266 }
1267
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001268 OS << ClassName << "::" << ClassName << "(StringRef TT, StringRef CPU, "
1269 << "StringRef FS)\n"
Evan Cheng5b1b44892011-07-01 21:01:15 +00001270 << " : TargetSubtargetInfo() {\n"
Evan Cheng59ee62d2011-07-11 03:57:24 +00001271 << " InitMCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng94214702011-07-01 20:45:01 +00001272 if (NumFeatures)
1273 OS << Target << "FeatureKV, ";
1274 else
1275 OS << "0, ";
1276 if (NumProcs)
1277 OS << Target << "SubTypeKV, ";
1278 else
1279 OS << "0, ";
Andrew Tricke127dfd2012-09-18 03:18:56 +00001280 OS << '\n'; OS.indent(22);
1281 OS << Target << "ProcSchedKV, "
1282 << Target << "WriteProcResTable, "
1283 << Target << "WriteLatencyTable, "
1284 << Target << "ReadAdvanceTable, ";
1285 OS << '\n'; OS.indent(22);
Andrew Trick2661b412012-07-07 04:00:00 +00001286 if (SchedModels.hasItineraryClasses()) {
Andrew Tricke127dfd2012-09-18 03:18:56 +00001287 OS << Target << "Stages, "
Evan Cheng94214702011-07-01 20:45:01 +00001288 << Target << "OperandCycles, "
Andrew Tricka11a6282012-07-07 03:59:48 +00001289 << Target << "ForwardingPaths, ";
Evan Cheng94214702011-07-01 20:45:01 +00001290 } else
Andrew Tricke127dfd2012-09-18 03:18:56 +00001291 OS << "0, 0, 0, ";
Evan Cheng94214702011-07-01 20:45:01 +00001292 OS << NumFeatures << ", " << NumProcs << ");\n}\n\n";
Andrew Trick544c8802012-09-17 22:18:50 +00001293
Evan Cheng94214702011-07-01 20:45:01 +00001294 OS << "} // End llvm namespace \n";
1295
1296 OS << "#endif // GET_SUBTARGETINFO_CTOR\n\n";
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001297}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001298
1299namespace llvm {
1300
1301void EmitSubtarget(RecordKeeper &RK, raw_ostream &OS) {
Andrew Trick2661b412012-07-07 04:00:00 +00001302 CodeGenTarget CGTarget(RK);
1303 SubtargetEmitter(RK, CGTarget).run(OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001304}
1305
1306} // End llvm namespace