blob: 56a2d9452d423af55389aa2e4a5ff1b66a247d4d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
21// TI - Thumb instruction.
22
23// ThumbPat - Same as Pat<>, but requires that the compiler be in Thumb mode.
24class ThumbPat<dag pattern, dag result> : Pat<pattern, result> {
25 list<Predicate> Predicates = [IsThumb];
26}
27
28class ThumbV5Pat<dag pattern, dag result> : Pat<pattern, result> {
29 list<Predicate> Predicates = [IsThumb, HasV5T];
30}
31
32class ThumbI<dag ops, AddrMode am, SizeFlagVal sz,
33 string asm, string cstr, list<dag> pattern>
34 // FIXME: Set all opcodes to 0 for now.
35 : InstARM<0, am, sz, IndexModeNone, ops, asm, cstr> {
36 let Pattern = pattern;
37 list<Predicate> Predicates = [IsThumb];
38}
39
40class TI<dag ops, string asm, list<dag> pattern>
41 : ThumbI<ops, AddrModeNone, Size2Bytes, asm, "", pattern>;
42class TI1<dag ops, string asm, list<dag> pattern>
43 : ThumbI<ops, AddrModeT1, Size2Bytes, asm, "", pattern>;
44class TI2<dag ops, string asm, list<dag> pattern>
45 : ThumbI<ops, AddrModeT2, Size2Bytes, asm, "", pattern>;
46class TI4<dag ops, string asm, list<dag> pattern>
47 : ThumbI<ops, AddrModeT4, Size2Bytes, asm, "", pattern>;
48class TIs<dag ops, string asm, list<dag> pattern>
49 : ThumbI<ops, AddrModeTs, Size2Bytes, asm, "", pattern>;
50
51// Two-address instructions
52class TIt<dag ops, string asm, list<dag> pattern>
53 : ThumbI<ops, AddrModeNone, Size2Bytes, asm, "$lhs = $dst", pattern>;
54
55// BL, BLX(1) are translated by assembler into two instructions
56class TIx2<dag ops, string asm, list<dag> pattern>
57 : ThumbI<ops, AddrModeNone, Size4Bytes, asm, "", pattern>;
58
Evan Cheng33fdc982007-04-27 07:37:22 +000059// tLEApcrel and tLEApcrelJT
60class TIsx2<dag ops, string asm, list<dag> pattern>
61 : ThumbI<ops, AddrModeTs, Size4Bytes, asm, "", pattern>;
62
Evan Chengd85ac4d2007-01-27 02:29:45 +000063// BR_JT instructions
64class TJTI<dag ops, string asm, list<dag> pattern>
65 : ThumbI<ops, AddrModeNone, SizeSpecial, asm, "", pattern>;
66
Evan Chenga8e29892007-01-19 07:51:42 +000067def imm_neg_XFORM : SDNodeXForm<imm, [{
68 return CurDAG->getTargetConstant(-(int)N->getValue(), MVT::i32);
69}]>;
70def imm_comp_XFORM : SDNodeXForm<imm, [{
71 return CurDAG->getTargetConstant(~((uint32_t)N->getValue()), MVT::i32);
72}]>;
73
74
75/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
76def imm0_7 : PatLeaf<(i32 imm), [{
77 return (uint32_t)N->getValue() < 8;
78}]>;
79def imm0_7_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)-N->getValue() < 8;
81}], imm_neg_XFORM>;
82
83def imm0_255 : PatLeaf<(i32 imm), [{
84 return (uint32_t)N->getValue() < 256;
85}]>;
86def imm0_255_comp : PatLeaf<(i32 imm), [{
87 return ~((uint32_t)N->getValue()) < 256;
88}]>;
89
90def imm8_255 : PatLeaf<(i32 imm), [{
91 return (uint32_t)N->getValue() >= 8 && (uint32_t)N->getValue() < 256;
92}]>;
93def imm8_255_neg : PatLeaf<(i32 imm), [{
94 unsigned Val = -N->getValue();
95 return Val >= 8 && Val < 256;
96}], imm_neg_XFORM>;
97
98// Break imm's up into two pieces: an immediate + a left shift.
99// This uses thumb_immshifted to match and thumb_immshifted_val and
100// thumb_immshifted_shamt to get the val/shift pieces.
101def thumb_immshifted : PatLeaf<(imm), [{
102 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getValue());
103}]>;
104
105def thumb_immshifted_val : SDNodeXForm<imm, [{
106 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getValue());
107 return CurDAG->getTargetConstant(V, MVT::i32);
108}]>;
109
110def thumb_immshifted_shamt : SDNodeXForm<imm, [{
111 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getValue());
112 return CurDAG->getTargetConstant(V, MVT::i32);
113}]>;
114
115// Define Thumb specific addressing modes.
116
117// t_addrmode_rr := reg + reg
118//
119def t_addrmode_rr : Operand<i32>,
120 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
121 let PrintMethod = "printThumbAddrModeRROperand";
122 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg);
123}
124
Evan Chengc38f2bc2007-01-23 22:59:13 +0000125// t_addrmode_s4 := reg + reg
126// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +0000127//
Evan Chengc38f2bc2007-01-23 22:59:13 +0000128def t_addrmode_s4 : Operand<i32>,
129 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
130 let PrintMethod = "printThumbAddrModeS4Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000132}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000133
134// t_addrmode_s2 := reg + reg
135// reg + imm5 * 2
136//
137def t_addrmode_s2 : Operand<i32>,
138 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
139 let PrintMethod = "printThumbAddrModeS2Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000140 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000141}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000142
143// t_addrmode_s1 := reg + reg
144// reg + imm5
145//
146def t_addrmode_s1 : Operand<i32>,
147 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
148 let PrintMethod = "printThumbAddrModeS1Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000149 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000150}
151
152// t_addrmode_sp := sp + imm8 * 4
153//
154def t_addrmode_sp : Operand<i32>,
155 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
156 let PrintMethod = "printThumbAddrModeSPOperand";
157 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
158}
159
160//===----------------------------------------------------------------------===//
161// Miscellaneous Instructions.
162//
163
164def tPICADD : TIt<(ops GPR:$dst, GPR:$lhs, pclabel:$cp),
Evan Chengc60e76d2007-01-30 20:37:08 +0000165 "$cp:\n\tadd $dst, pc",
Evan Chenga8e29892007-01-19 07:51:42 +0000166 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
167
168//===----------------------------------------------------------------------===//
169// Control Flow Instructions.
170//
171
Evan Cheng9d945f72007-02-01 01:49:46 +0000172let isReturn = 1, isTerminator = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000173 def tBX_RET : TI<(ops), "bx lr", [(ARMretflag)]>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000174 // Alternative return instruction used by vararg functions.
175 def tBX_RET_vararg : TI<(ops GPR:$dst), "bx $dst", []>;
176}
Evan Chenga8e29892007-01-19 07:51:42 +0000177
178// FIXME: remove when we have a way to marking a MI with these properties.
179let isLoad = 1, isReturn = 1, isTerminator = 1 in
180def tPOP_RET : TI<(ops reglist:$dst1, variable_ops),
181 "pop $dst1", []>;
182
183let isCall = 1, noResults = 1,
184 Defs = [R0, R1, R2, R3, LR,
185 D0, D1, D2, D3, D4, D5, D6, D7] in {
186 def tBL : TIx2<(ops i32imm:$func, variable_ops),
187 "bl ${func:call}",
188 [(ARMtcall tglobaladdr:$func)]>;
189 // ARMv5T and above
190 def tBLXi : TIx2<(ops i32imm:$func, variable_ops),
191 "blx ${func:call}",
192 [(ARMcall tglobaladdr:$func)]>, Requires<[HasV5T]>;
193 def tBLXr : TI<(ops GPR:$dst, variable_ops),
194 "blx $dst",
195 [(ARMtcall GPR:$dst)]>, Requires<[HasV5T]>;
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000196 // ARMv4T
197 def tBX : TIx2<(ops GPR:$dst, variable_ops),
198 "cpy lr, pc\n\tbx $dst",
Evan Chenga8e29892007-01-19 07:51:42 +0000199 [(ARMcall_nolink GPR:$dst)]>;
200}
201
Evan Chengd85ac4d2007-01-27 02:29:45 +0000202let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000203 def tB : TI<(ops brtarget:$dst), "b $dst", [(br bb:$dst)]>;
204
Evan Cheng225dfe92007-01-30 01:13:37 +0000205 // Far jump
206 def tBfar : TIx2<(ops brtarget:$dst), "bl $dst\t@ far jump", []>;
207
Evan Chengd85ac4d2007-01-27 02:29:45 +0000208 def tBR_JTr : TJTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
209 "cpy pc, $dst \n\t.align\t2\n$jt",
210 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
211}
212
Evan Chenga8e29892007-01-19 07:51:42 +0000213let isBranch = 1, isTerminator = 1, noResults = 1, isBarrier = 1 in
214 def tBcc : TI<(ops brtarget:$dst, CCOp:$cc), "b$cc $dst",
215 [(ARMbrcond bb:$dst, imm:$cc)]>;
216
217//===----------------------------------------------------------------------===//
218// Load Store Instructions.
219//
220
221let isLoad = 1 in {
Evan Chengc38f2bc2007-01-23 22:59:13 +0000222def tLDR : TI4<(ops GPR:$dst, t_addrmode_s4:$addr),
223 "ldr $dst, $addr",
224 [(set GPR:$dst, (load t_addrmode_s4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000225
Evan Chengc38f2bc2007-01-23 22:59:13 +0000226def tLDRB : TI1<(ops GPR:$dst, t_addrmode_s1:$addr),
227 "ldrb $dst, $addr",
228 [(set GPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>;
229
230def tLDRH : TI2<(ops GPR:$dst, t_addrmode_s2:$addr),
231 "ldrh $dst, $addr",
232 [(set GPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
233
234def tLDRSB : TI1<(ops GPR:$dst, t_addrmode_rr:$addr),
235 "ldrsb $dst, $addr",
236 [(set GPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
237
238def tLDRSH : TI2<(ops GPR:$dst, t_addrmode_rr:$addr),
239 "ldrsh $dst, $addr",
240 [(set GPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
241
Evan Chenga8e29892007-01-19 07:51:42 +0000242def tLDRspi : TIs<(ops GPR:$dst, t_addrmode_sp:$addr),
243 "ldr $dst, $addr",
244 [(set GPR:$dst, (load t_addrmode_sp:$addr))]>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000245
Evan Cheng8e59ea92007-02-07 00:06:56 +0000246// Special instruction for restore. It cannot clobber condition register
247// when it's expanded by eliminateCallFramePseudoInstr().
248def tRestore : TIs<(ops GPR:$dst, t_addrmode_sp:$addr),
249 "ldr $dst, $addr", []>;
250
Evan Cheng012f2d92007-01-24 08:53:17 +0000251// Load tconstpool
252def tLDRpci : TIs<(ops GPR:$dst, i32imm:$addr),
253 "ldr $dst, $addr",
254 [(set GPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>;
Evan Chengfa775d02007-03-19 07:20:03 +0000255
256// Special LDR for loads from non-pc-relative constpools.
257let isReMaterializable = 1 in
258def tLDRcp : TIs<(ops GPR:$dst, i32imm:$addr),
259 "ldr $dst, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260} // isLoad
261
262let isStore = 1 in {
Evan Chengc38f2bc2007-01-23 22:59:13 +0000263def tSTR : TI4<(ops GPR:$src, t_addrmode_s4:$addr),
264 "str $src, $addr",
265 [(store GPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Evan Chengc38f2bc2007-01-23 22:59:13 +0000267def tSTRB : TI1<(ops GPR:$src, t_addrmode_s1:$addr),
268 "strb $src, $addr",
269 [(truncstorei8 GPR:$src, t_addrmode_s1:$addr)]>;
270
271def tSTRH : TI2<(ops GPR:$src, t_addrmode_s2:$addr),
272 "strh $src, $addr",
273 [(truncstorei16 GPR:$src, t_addrmode_s2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000274
275def tSTRspi : TIs<(ops GPR:$src, t_addrmode_sp:$addr),
276 "str $src, $addr",
277 [(store GPR:$src, t_addrmode_sp:$addr)]>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000278
279// Special instruction for spill. It cannot clobber condition register
280// when it's expanded by eliminateCallFramePseudoInstr().
281def tSpill : TIs<(ops GPR:$src, t_addrmode_sp:$addr),
282 "str $src, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000283}
284
285//===----------------------------------------------------------------------===//
286// Load / store multiple Instructions.
287//
288
289// TODO: A7-44: LDMIA - load multiple
290
291let isLoad = 1 in
292def tPOP : TI<(ops reglist:$dst1, variable_ops),
293 "pop $dst1", []>;
294
295let isStore = 1 in
296def tPUSH : TI<(ops reglist:$src1, variable_ops),
297 "push $src1", []>;
298
299//===----------------------------------------------------------------------===//
300// Arithmetic Instructions.
301//
302
Evan Cheng53d7dba2007-01-27 00:07:15 +0000303// Add with carry
304def tADC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
305 "adc $dst, $rhs",
306 [(set GPR:$dst, (adde GPR:$lhs, GPR:$rhs))]>;
307
308def tADDS : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
Evan Cheng3471b602007-01-31 20:12:31 +0000309 "add $dst, $lhs, $rhs",
Evan Cheng53d7dba2007-01-27 00:07:15 +0000310 [(set GPR:$dst, (addc GPR:$lhs, GPR:$rhs))]>;
311
312
Evan Chenga8e29892007-01-19 07:51:42 +0000313def tADDi3 : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
314 "add $dst, $lhs, $rhs",
315 [(set GPR:$dst, (add GPR:$lhs, imm0_7:$rhs))]>;
316
317def tADDi8 : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
318 "add $dst, $rhs",
319 [(set GPR:$dst, (add GPR:$lhs, imm8_255:$rhs))]>;
320
321def tADDrr : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
322 "add $dst, $lhs, $rhs",
323 [(set GPR:$dst, (add GPR:$lhs, GPR:$rhs))]>;
324
325def tADDhirr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
326 "add $dst, $rhs", []>;
327
328def tADDrPCi : TI<(ops GPR:$dst, i32imm:$rhs),
329 "add $dst, pc, $rhs * 4", []>;
330def tADDrSPi : TI<(ops GPR:$dst, GPR:$sp, i32imm:$rhs),
331 "add $dst, $sp, $rhs * 4", []>;
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000332def tADDspi : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
333 "add $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000334
Evan Chenga8e29892007-01-19 07:51:42 +0000335def tAND : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
336 "and $dst, $rhs",
337 [(set GPR:$dst, (and GPR:$lhs, GPR:$rhs))]>;
338
339def tASRri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
340 "asr $dst, $lhs, $rhs",
341 [(set GPR:$dst, (sra GPR:$lhs, imm:$rhs))]>;
342
343def tASRrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
344 "asr $dst, $rhs",
345 [(set GPR:$dst, (sra GPR:$lhs, GPR:$rhs))]>;
346
347def tBIC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
348 "bic $dst, $rhs",
349 [(set GPR:$dst, (and GPR:$lhs, (not GPR:$rhs)))]>;
350
351
352def tCMN : TI<(ops GPR:$lhs, GPR:$rhs),
353 "cmn $lhs, $rhs",
354 [(ARMcmp GPR:$lhs, (ineg GPR:$rhs))]>;
355
356def tCMPi8 : TI<(ops GPR:$lhs, i32imm:$rhs),
357 "cmp $lhs, $rhs",
358 [(ARMcmp GPR:$lhs, imm0_255:$rhs)]>;
359
360def tCMPr : TI<(ops GPR:$lhs, GPR:$rhs),
361 "cmp $lhs, $rhs",
362 [(ARMcmp GPR:$lhs, GPR:$rhs)]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000363
364def tTST : TI<(ops GPR:$lhs, GPR:$rhs),
365 "tst $lhs, $rhs",
366 [(ARMcmpNZ (and GPR:$lhs, GPR:$rhs), 0)]>;
367
368def tCMNNZ : TI<(ops GPR:$lhs, GPR:$rhs),
369 "cmn $lhs, $rhs",
370 [(ARMcmpNZ GPR:$lhs, (ineg GPR:$rhs))]>;
371
372def tCMPNZi8 : TI<(ops GPR:$lhs, i32imm:$rhs),
373 "cmp $lhs, $rhs",
374 [(ARMcmpNZ GPR:$lhs, imm0_255:$rhs)]>;
375
376def tCMPNZr : TI<(ops GPR:$lhs, GPR:$rhs),
377 "cmp $lhs, $rhs",
378 [(ARMcmpNZ GPR:$lhs, GPR:$rhs)]>;
379
Evan Chenga8e29892007-01-19 07:51:42 +0000380// TODO: A7-37: CMP(3) - cmp hi regs
381
382def tEOR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
383 "eor $dst, $rhs",
384 [(set GPR:$dst, (xor GPR:$lhs, GPR:$rhs))]>;
385
386def tLSLri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
387 "lsl $dst, $lhs, $rhs",
388 [(set GPR:$dst, (shl GPR:$lhs, imm:$rhs))]>;
389
390def tLSLrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
391 "lsl $dst, $rhs",
392 [(set GPR:$dst, (shl GPR:$lhs, GPR:$rhs))]>;
393
394def tLSRri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
395 "lsr $dst, $lhs, $rhs",
396 [(set GPR:$dst, (srl GPR:$lhs, imm:$rhs))]>;
397
398def tLSRrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
399 "lsr $dst, $rhs",
400 [(set GPR:$dst, (srl GPR:$lhs, GPR:$rhs))]>;
401
Evan Cheng5e3c2032007-03-29 21:38:31 +0000402// FIXME: This is not rematerializable because mov changes the condition code.
Evan Cheng9f6636f2007-03-19 07:48:02 +0000403def tMOVi8 : TI<(ops GPR:$dst, i32imm:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000404 "mov $dst, $src",
405 [(set GPR:$dst, imm0_255:$src)]>;
406
407// TODO: A7-73: MOV(2) - mov setting flag.
408
409
410// Note: MOV(2) of two low regs updates the flags, so we emit this as 'cpy',
411// which is MOV(3). This also supports high registers.
Evan Cheng9f6636f2007-03-19 07:48:02 +0000412def tMOVr : TI<(ops GPR:$dst, GPR:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000413 "cpy $dst, $src", []>;
414
415def tMUL : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
416 "mul $dst, $rhs",
417 [(set GPR:$dst, (mul GPR:$lhs, GPR:$rhs))]>;
418
419def tMVN : TI<(ops GPR:$dst, GPR:$src),
420 "mvn $dst, $src",
421 [(set GPR:$dst, (not GPR:$src))]>;
422
423def tNEG : TI<(ops GPR:$dst, GPR:$src),
424 "neg $dst, $src",
425 [(set GPR:$dst, (ineg GPR:$src))]>;
426
427def tORR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
428 "orr $dst, $rhs",
429 [(set GPR:$dst, (or GPR:$lhs, GPR:$rhs))]>;
430
431
432def tREV : TI<(ops GPR:$dst, GPR:$src),
433 "rev $dst, $src",
434 [(set GPR:$dst, (bswap GPR:$src))]>,
435 Requires<[IsThumb, HasV6]>;
436
437def tREV16 : TI<(ops GPR:$dst, GPR:$src),
438 "rev16 $dst, $src",
439 [(set GPR:$dst,
440 (or (and (srl GPR:$src, 8), 0xFF),
441 (or (and (shl GPR:$src, 8), 0xFF00),
442 (or (and (srl GPR:$src, 8), 0xFF0000),
443 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
444 Requires<[IsThumb, HasV6]>;
445
446def tREVSH : TI<(ops GPR:$dst, GPR:$src),
447 "revsh $dst, $src",
448 [(set GPR:$dst,
449 (sext_inreg
450 (or (srl (and GPR:$src, 0xFFFF), 8),
451 (shl GPR:$src, 8)), i16))]>,
452 Requires<[IsThumb, HasV6]>;
453
454def tROR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
455 "ror $dst, $rhs",
456 [(set GPR:$dst, (rotr GPR:$lhs, GPR:$rhs))]>;
457
Evan Cheng53d7dba2007-01-27 00:07:15 +0000458
459// Subtract with carry
Evan Chenga8e29892007-01-19 07:51:42 +0000460def tSBC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
461 "sbc $dst, $rhs",
462 [(set GPR:$dst, (sube GPR:$lhs, GPR:$rhs))]>;
463
Evan Cheng53d7dba2007-01-27 00:07:15 +0000464def tSUBS : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
Evan Cheng3471b602007-01-31 20:12:31 +0000465 "sub $dst, $lhs, $rhs",
Evan Cheng53d7dba2007-01-27 00:07:15 +0000466 [(set GPR:$dst, (subc GPR:$lhs, GPR:$rhs))]>;
467
468
Evan Chenga8e29892007-01-19 07:51:42 +0000469// TODO: A7-96: STMIA - store multiple.
470
471def tSUBi3 : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
472 "sub $dst, $lhs, $rhs",
473 [(set GPR:$dst, (add GPR:$lhs, imm0_7_neg:$rhs))]>;
474
475def tSUBi8 : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
476 "sub $dst, $rhs",
477 [(set GPR:$dst, (add GPR:$lhs, imm8_255_neg:$rhs))]>;
478
479def tSUBrr : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
480 "sub $dst, $lhs, $rhs",
481 [(set GPR:$dst, (sub GPR:$lhs, GPR:$rhs))]>;
482
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000483def tSUBspi : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
484 "sub $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000485
486def tSXTB : TI<(ops GPR:$dst, GPR:$src),
487 "sxtb $dst, $src",
488 [(set GPR:$dst, (sext_inreg GPR:$src, i8))]>,
489 Requires<[IsThumb, HasV6]>;
490def tSXTH : TI<(ops GPR:$dst, GPR:$src),
491 "sxth $dst, $src",
492 [(set GPR:$dst, (sext_inreg GPR:$src, i16))]>,
493 Requires<[IsThumb, HasV6]>;
494
Evan Chenga8e29892007-01-19 07:51:42 +0000495
496def tUXTB : TI<(ops GPR:$dst, GPR:$src),
497 "uxtb $dst, $src",
498 [(set GPR:$dst, (and GPR:$src, 0xFF))]>,
499 Requires<[IsThumb, HasV6]>;
500def tUXTH : TI<(ops GPR:$dst, GPR:$src),
501 "uxth $dst, $src",
502 [(set GPR:$dst, (and GPR:$src, 0xFFFF))]>,
503 Requires<[IsThumb, HasV6]>;
504
505
506// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
507// Expanded by the scheduler into a branch sequence.
508let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler.
509 def tMOVCCr :
510 PseudoInst<(ops GPR:$dst, GPR:$false, GPR:$true, CCOp:$cc),
511 "@ tMOVCCr $cc",
512 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>;
513
514// tLEApcrel - Load a pc-relative address into a register without offending the
515// assembler.
Evan Cheng33fdc982007-04-27 07:37:22 +0000516def tLEApcrel : TIsx2<(ops GPR:$dst, i32imm:$label),
Evan Chenga8e29892007-01-19 07:51:42 +0000517 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
Evan Chenge0c2b6b2007-02-01 03:04:49 +0000518 "${:private}PCRELL${:uid}+6))\n"),
519 !strconcat("\tmov $dst, #PCRELV${:uid}\n",
520 "${:private}PCRELL${:uid}:\n\tadd $dst, pc")),
Evan Chenga8e29892007-01-19 07:51:42 +0000521 []>;
522
Evan Cheng33fdc982007-04-27 07:37:22 +0000523def tLEApcrelJT : TIsx2<(ops GPR:$dst, i32imm:$label, i32imm:$id),
Evan Chengd85ac4d2007-01-27 02:29:45 +0000524 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
525 "${:private}PCRELL${:uid}+4))\n"),
Evan Chenge0c2b6b2007-02-01 03:04:49 +0000526 !strconcat("\tmov $dst, #PCRELV${:uid}\n",
527 "${:private}PCRELL${:uid}:\n\tadd $dst, pc")),
528 []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000529
Evan Chenga8e29892007-01-19 07:51:42 +0000530//===----------------------------------------------------------------------===//
531// Non-Instruction Patterns
532//
533
534// ConstantPool, GlobalAddress
535def : ThumbPat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
536def : ThumbPat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Evan Chengd85ac4d2007-01-27 02:29:45 +0000538// JumpTable
539def : ThumbPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
540 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
541
Evan Chenga8e29892007-01-19 07:51:42 +0000542// Direct calls
543def : ThumbPat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>;
544def : ThumbV5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>;
545
546// Indirect calls to ARM routines
547def : ThumbV5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>;
548
549// zextload i1 -> zextload i8
Evan Chengc38f2bc2007-01-23 22:59:13 +0000550def : ThumbPat<(zextloadi1 t_addrmode_s1:$addr),
551 (tLDRB t_addrmode_s1:$addr)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000552
Evan Chengb60c02e2007-01-26 19:13:16 +0000553// extload -> zextload
554def : ThumbPat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
555def : ThumbPat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
556def : ThumbPat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
557
Evan Chenga8e29892007-01-19 07:51:42 +0000558// truncstore i1 -> truncstore i8
Evan Chengc38f2bc2007-01-23 22:59:13 +0000559def : ThumbPat<(truncstorei1 GPR:$src, t_addrmode_s1:$dst),
560 (tSTRB GPR:$src, t_addrmode_s1:$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000561
562// Large immediate handling.
563
564// Two piece imms.
565def : ThumbPat<(i32 thumb_immshifted:$src),
Evan Cheng9f6636f2007-03-19 07:48:02 +0000566 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
Evan Chenga8e29892007-01-19 07:51:42 +0000567 (thumb_immshifted_shamt imm:$src))>;
568
569def : ThumbPat<(i32 imm0_255_comp:$src),
Evan Cheng9f6636f2007-03-19 07:48:02 +0000570 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;