Misha Brukman | a85d6bc | 2002-11-22 22:42:50 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===// |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 10 | // This file contains the X86 implementation of the TargetInstrInfo class. |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 055c965 | 2002-10-29 21:05:24 +0000 | [diff] [blame] | 14 | #include "X86InstrInfo.h" |
Chris Lattner | 4ce42a7 | 2002-12-03 05:42:53 +0000 | [diff] [blame] | 15 | #include "X86.h" |
Chris Lattner | abf05b2 | 2003-08-03 21:55:55 +0000 | [diff] [blame] | 16 | #include "X86GenInstrInfo.inc" |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
| 18 | #include "X86Subtarget.h" |
| 19 | #include "X86TargetMachine.h" |
| 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 21 | using namespace llvm; |
| 22 | |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 23 | X86InstrInfo::X86InstrInfo(X86TargetMachine &tm) |
| 24 | : TargetInstrInfo(X86Insts, sizeof(X86Insts)/sizeof(X86Insts[0])), |
| 25 | TM(tm) { |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 26 | } |
| 27 | |
| 28 | |
Alkis Evlogimenos | 5e30002 | 2003-12-28 17:35:08 +0000 | [diff] [blame] | 29 | bool X86InstrInfo::isMoveInstr(const MachineInstr& MI, |
| 30 | unsigned& sourceReg, |
| 31 | unsigned& destReg) const { |
| 32 | MachineOpCode oc = MI.getOpcode(); |
Alkis Evlogimenos | 8295f20 | 2004-02-29 08:50:03 +0000 | [diff] [blame] | 33 | if (oc == X86::MOV8rr || oc == X86::MOV16rr || oc == X86::MOV32rr || |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 34 | oc == X86::MOV16to16_ || oc == X86::MOV32to32_ || |
Evan Cheng | bda54cd | 2006-02-01 23:03:16 +0000 | [diff] [blame] | 35 | oc == X86::FpMOV || oc == X86::MOVSSrr || oc == X86::MOVSDrr || |
Evan Cheng | fe5cb19 | 2006-02-16 22:45:17 +0000 | [diff] [blame] | 36 | oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr || |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 37 | oc == X86::MOVAPSrr || oc == X86::MOVAPDrr || |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 38 | oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr || |
| 39 | oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr || |
| 40 | oc == X86::MOVDI2PDIrr || oc == X86::MOVQI2PQIrr || |
| 41 | oc == X86::MOVPDI2DIrr) { |
Alkis Evlogimenos | 5e30002 | 2003-12-28 17:35:08 +0000 | [diff] [blame] | 42 | assert(MI.getNumOperands() == 2 && |
| 43 | MI.getOperand(0).isRegister() && |
| 44 | MI.getOperand(1).isRegister() && |
| 45 | "invalid register-register move instruction"); |
Alkis Evlogimenos | be766c7 | 2004-02-13 21:01:20 +0000 | [diff] [blame] | 46 | sourceReg = MI.getOperand(1).getReg(); |
| 47 | destReg = MI.getOperand(0).getReg(); |
Alkis Evlogimenos | 5e30002 | 2003-12-28 17:35:08 +0000 | [diff] [blame] | 48 | return true; |
| 49 | } |
| 50 | return false; |
| 51 | } |
Alkis Evlogimenos | 36f506e | 2004-07-31 09:38:47 +0000 | [diff] [blame] | 52 | |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 53 | unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI, |
| 54 | int &FrameIndex) const { |
| 55 | switch (MI->getOpcode()) { |
| 56 | default: break; |
| 57 | case X86::MOV8rm: |
| 58 | case X86::MOV16rm: |
Evan Cheng | f4df680 | 2006-05-11 07:33:49 +0000 | [diff] [blame] | 59 | case X86::MOV16_rm: |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 60 | case X86::MOV32rm: |
Evan Cheng | f4df680 | 2006-05-11 07:33:49 +0000 | [diff] [blame] | 61 | case X86::MOV32_rm: |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 62 | case X86::FpLD64m: |
| 63 | case X86::MOVSSrm: |
| 64 | case X86::MOVSDrm: |
Chris Lattner | 993c897 | 2006-04-18 16:44:51 +0000 | [diff] [blame] | 65 | case X86::MOVAPSrm: |
| 66 | case X86::MOVAPDrm: |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 67 | if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() && |
| 68 | MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() && |
| 69 | MI->getOperand(2).getImmedValue() == 1 && |
| 70 | MI->getOperand(3).getReg() == 0 && |
| 71 | MI->getOperand(4).getImmedValue() == 0) { |
| 72 | FrameIndex = MI->getOperand(1).getFrameIndex(); |
| 73 | return MI->getOperand(0).getReg(); |
| 74 | } |
| 75 | break; |
| 76 | } |
| 77 | return 0; |
| 78 | } |
| 79 | |
| 80 | unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI, |
| 81 | int &FrameIndex) const { |
| 82 | switch (MI->getOpcode()) { |
| 83 | default: break; |
| 84 | case X86::MOV8mr: |
| 85 | case X86::MOV16mr: |
Evan Cheng | f4df680 | 2006-05-11 07:33:49 +0000 | [diff] [blame] | 86 | case X86::MOV16_mr: |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 87 | case X86::MOV32mr: |
Evan Cheng | f4df680 | 2006-05-11 07:33:49 +0000 | [diff] [blame] | 88 | case X86::MOV32_mr: |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 89 | case X86::FpSTP64m: |
| 90 | case X86::MOVSSmr: |
| 91 | case X86::MOVSDmr: |
Chris Lattner | 993c897 | 2006-04-18 16:44:51 +0000 | [diff] [blame] | 92 | case X86::MOVAPSmr: |
| 93 | case X86::MOVAPDmr: |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 94 | if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() && |
| 95 | MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() && |
Chris Lattner | 1c07e72 | 2006-02-02 20:38:12 +0000 | [diff] [blame] | 96 | MI->getOperand(1).getImmedValue() == 1 && |
| 97 | MI->getOperand(2).getReg() == 0 && |
| 98 | MI->getOperand(3).getImmedValue() == 0) { |
| 99 | FrameIndex = MI->getOperand(0).getFrameIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 100 | return MI->getOperand(4).getReg(); |
| 101 | } |
| 102 | break; |
| 103 | } |
| 104 | return 0; |
| 105 | } |
| 106 | |
| 107 | |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 108 | /// convertToThreeAddress - This method must be implemented by targets that |
| 109 | /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target |
| 110 | /// may be able to convert a two-address instruction into a true |
| 111 | /// three-address instruction on demand. This allows the X86 target (for |
| 112 | /// example) to convert ADD and SHL instructions into LEA instructions if they |
| 113 | /// would require register copies due to two-addressness. |
| 114 | /// |
| 115 | /// This method returns a null pointer if the transformation cannot be |
| 116 | /// performed, otherwise it returns the new instruction. |
| 117 | /// |
| 118 | MachineInstr *X86InstrInfo::convertToThreeAddress(MachineInstr *MI) const { |
| 119 | // All instructions input are two-addr instructions. Get the known operands. |
| 120 | unsigned Dest = MI->getOperand(0).getReg(); |
| 121 | unsigned Src = MI->getOperand(1).getReg(); |
| 122 | |
Evan Cheng | ccba76b | 2006-05-30 20:26:50 +0000 | [diff] [blame] | 123 | switch (MI->getOpcode()) { |
| 124 | default: break; |
| 125 | case X86::SHUFPSrri: { |
| 126 | assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!"); |
Evan Cheng | 51da42c | 2006-05-30 21:30:59 +0000 | [diff] [blame] | 127 | const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 128 | unsigned A = MI->getOperand(0).getReg(); |
| 129 | unsigned B = MI->getOperand(1).getReg(); |
| 130 | unsigned C = MI->getOperand(2).getReg(); |
| 131 | unsigned M = MI->getOperand(3).getImmedValue(); |
Evan Cheng | a0eaf2d | 2006-05-30 22:13:36 +0000 | [diff] [blame] | 132 | if (!Subtarget->hasSSE2() || B != C) return 0; |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 133 | return BuildMI(X86::PSHUFDri, 2, A).addReg(B).addImm(M); |
Evan Cheng | ccba76b | 2006-05-30 20:26:50 +0000 | [diff] [blame] | 134 | } |
| 135 | } |
| 136 | |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 137 | // FIXME: None of these instructions are promotable to LEAs without |
| 138 | // additional information. In particular, LEA doesn't set the flags that |
Chris Lattner | 5aee0b9 | 2005-01-02 04:18:17 +0000 | [diff] [blame] | 139 | // add and inc do. :( |
| 140 | return 0; |
| 141 | |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 142 | // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When |
| 143 | // we have subtarget support, enable the 16-bit LEA generation here. |
| 144 | bool DisableLEA16 = true; |
| 145 | |
| 146 | switch (MI->getOpcode()) { |
| 147 | case X86::INC32r: |
| 148 | assert(MI->getNumOperands() == 2 && "Unknown inc instruction!"); |
| 149 | return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, 1); |
| 150 | case X86::INC16r: |
| 151 | if (DisableLEA16) return 0; |
| 152 | assert(MI->getNumOperands() == 2 && "Unknown inc instruction!"); |
| 153 | return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, 1); |
| 154 | case X86::DEC32r: |
| 155 | assert(MI->getNumOperands() == 2 && "Unknown dec instruction!"); |
| 156 | return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, -1); |
| 157 | case X86::DEC16r: |
| 158 | if (DisableLEA16) return 0; |
| 159 | assert(MI->getNumOperands() == 2 && "Unknown dec instruction!"); |
| 160 | return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, -1); |
| 161 | case X86::ADD32rr: |
| 162 | assert(MI->getNumOperands() == 3 && "Unknown add instruction!"); |
| 163 | return addRegReg(BuildMI(X86::LEA32r, 5, Dest), Src, |
| 164 | MI->getOperand(2).getReg()); |
| 165 | case X86::ADD16rr: |
| 166 | if (DisableLEA16) return 0; |
| 167 | assert(MI->getNumOperands() == 3 && "Unknown add instruction!"); |
| 168 | return addRegReg(BuildMI(X86::LEA16r, 5, Dest), Src, |
| 169 | MI->getOperand(2).getReg()); |
| 170 | case X86::ADD32ri: |
Evan Cheng | 6de0163 | 2006-05-19 18:43:41 +0000 | [diff] [blame] | 171 | case X86::ADD32ri8: |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 172 | assert(MI->getNumOperands() == 3 && "Unknown add instruction!"); |
| 173 | if (MI->getOperand(2).isImmediate()) |
| 174 | return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, |
| 175 | MI->getOperand(2).getImmedValue()); |
| 176 | return 0; |
| 177 | case X86::ADD16ri: |
Evan Cheng | 6de0163 | 2006-05-19 18:43:41 +0000 | [diff] [blame] | 178 | case X86::ADD16ri8: |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 179 | if (DisableLEA16) return 0; |
| 180 | assert(MI->getNumOperands() == 3 && "Unknown add instruction!"); |
| 181 | if (MI->getOperand(2).isImmediate()) |
| 182 | return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, |
| 183 | MI->getOperand(2).getImmedValue()); |
| 184 | break; |
| 185 | |
| 186 | case X86::SHL16ri: |
| 187 | if (DisableLEA16) return 0; |
| 188 | case X86::SHL32ri: |
| 189 | assert(MI->getNumOperands() == 3 && MI->getOperand(2).isImmediate() && |
| 190 | "Unknown shl instruction!"); |
| 191 | unsigned ShAmt = MI->getOperand(2).getImmedValue(); |
| 192 | if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) { |
| 193 | X86AddressMode AM; |
| 194 | AM.Scale = 1 << ShAmt; |
| 195 | AM.IndexReg = Src; |
| 196 | unsigned Opc = MI->getOpcode() == X86::SHL32ri ? X86::LEA32r :X86::LEA16r; |
| 197 | return addFullAddress(BuildMI(Opc, 5, Dest), AM); |
| 198 | } |
| 199 | break; |
| 200 | } |
| 201 | |
| 202 | return 0; |
| 203 | } |
| 204 | |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 205 | /// commuteInstruction - We have a few instructions that must be hacked on to |
| 206 | /// commute them. |
| 207 | /// |
| 208 | MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const { |
| 209 | switch (MI->getOpcode()) { |
Chris Lattner | 0df53d2 | 2005-01-19 07:31:24 +0000 | [diff] [blame] | 210 | case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I) |
| 211 | case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I) |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 212 | case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I) |
| 213 | case X86::SHLD32rri8:{// A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I) |
Chris Lattner | 0df53d2 | 2005-01-19 07:31:24 +0000 | [diff] [blame] | 214 | unsigned Opc; |
| 215 | unsigned Size; |
| 216 | switch (MI->getOpcode()) { |
| 217 | default: assert(0 && "Unreachable!"); |
| 218 | case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break; |
| 219 | case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break; |
| 220 | case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break; |
| 221 | case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break; |
| 222 | } |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 223 | unsigned Amt = MI->getOperand(3).getImmedValue(); |
| 224 | unsigned A = MI->getOperand(0).getReg(); |
| 225 | unsigned B = MI->getOperand(1).getReg(); |
| 226 | unsigned C = MI->getOperand(2).getReg(); |
Chris Lattner | a76f048 | 2005-01-19 16:55:52 +0000 | [diff] [blame] | 227 | return BuildMI(Opc, 3, A).addReg(C).addReg(B).addImm(Size-Amt); |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 228 | } |
| 229 | default: |
| 230 | return TargetInstrInfo::commuteInstruction(MI); |
| 231 | } |
| 232 | } |
| 233 | |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 234 | |
Alkis Evlogimenos | 36f506e | 2004-07-31 09:38:47 +0000 | [diff] [blame] | 235 | void X86InstrInfo::insertGoto(MachineBasicBlock& MBB, |
| 236 | MachineBasicBlock& TMBB) const { |
| 237 | BuildMI(MBB, MBB.end(), X86::JMP, 1).addMBB(&TMBB); |
| 238 | } |
| 239 | |
| 240 | MachineBasicBlock::iterator |
| 241 | X86InstrInfo::reverseBranchCondition(MachineBasicBlock::iterator MI) const { |
| 242 | unsigned Opcode = MI->getOpcode(); |
| 243 | assert(isBranch(Opcode) && "MachineInstr must be a branch"); |
| 244 | unsigned ROpcode; |
| 245 | switch (Opcode) { |
Chris Lattner | bcdda01 | 2004-08-01 19:31:30 +0000 | [diff] [blame] | 246 | default: assert(0 && "Cannot reverse unconditional branches!"); |
Chris Lattner | 167cf33 | 2004-07-31 09:53:31 +0000 | [diff] [blame] | 247 | case X86::JB: ROpcode = X86::JAE; break; |
Alkis Evlogimenos | 31e155e | 2004-07-31 10:05:44 +0000 | [diff] [blame] | 248 | case X86::JAE: ROpcode = X86::JB; break; |
Chris Lattner | 167cf33 | 2004-07-31 09:53:31 +0000 | [diff] [blame] | 249 | case X86::JE: ROpcode = X86::JNE; break; |
Alkis Evlogimenos | 31e155e | 2004-07-31 10:05:44 +0000 | [diff] [blame] | 250 | case X86::JNE: ROpcode = X86::JE; break; |
| 251 | case X86::JBE: ROpcode = X86::JA; break; |
Chris Lattner | 167cf33 | 2004-07-31 09:53:31 +0000 | [diff] [blame] | 252 | case X86::JA: ROpcode = X86::JBE; break; |
| 253 | case X86::JS: ROpcode = X86::JNS; break; |
Alkis Evlogimenos | 31e155e | 2004-07-31 10:05:44 +0000 | [diff] [blame] | 254 | case X86::JNS: ROpcode = X86::JS; break; |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 255 | case X86::JP: ROpcode = X86::JNP; break; |
| 256 | case X86::JNP: ROpcode = X86::JP; break; |
Chris Lattner | 167cf33 | 2004-07-31 09:53:31 +0000 | [diff] [blame] | 257 | case X86::JL: ROpcode = X86::JGE; break; |
Alkis Evlogimenos | 31e155e | 2004-07-31 10:05:44 +0000 | [diff] [blame] | 258 | case X86::JGE: ROpcode = X86::JL; break; |
| 259 | case X86::JLE: ROpcode = X86::JG; break; |
Chris Lattner | 167cf33 | 2004-07-31 09:53:31 +0000 | [diff] [blame] | 260 | case X86::JG: ROpcode = X86::JLE; break; |
Alkis Evlogimenos | 36f506e | 2004-07-31 09:38:47 +0000 | [diff] [blame] | 261 | } |
| 262 | MachineBasicBlock* MBB = MI->getParent(); |
| 263 | MachineBasicBlock* TMBB = MI->getOperand(0).getMachineBasicBlock(); |
Alkis Evlogimenos | 6103c17 | 2004-07-31 09:44:32 +0000 | [diff] [blame] | 264 | return BuildMI(*MBB, MBB->erase(MI), ROpcode, 1).addMBB(TMBB); |
Alkis Evlogimenos | 36f506e | 2004-07-31 09:38:47 +0000 | [diff] [blame] | 265 | } |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 266 | |