blob: 47388eae48363b7ca5054fd93b1df1da9467c13c [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
18#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Brian Gaeked0fde302003-11-11 22:41:34 +000021using namespace llvm;
22
Evan Chengaa3c1412006-05-30 21:45:53 +000023X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
24 : TargetInstrInfo(X86Insts, sizeof(X86Insts)/sizeof(X86Insts[0])),
25 TM(tm) {
Chris Lattner72614082002-10-25 22:55:53 +000026}
27
28
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000029bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
30 unsigned& sourceReg,
31 unsigned& destReg) const {
32 MachineOpCode oc = MI.getOpcode();
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000033 if (oc == X86::MOV8rr || oc == X86::MOV16rr || oc == X86::MOV32rr ||
Evan Cheng403be7e2006-05-08 08:01:26 +000034 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
Evan Chengbda54cd2006-02-01 23:03:16 +000035 oc == X86::FpMOV || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
Evan Chengfe5cb192006-02-16 22:45:17 +000036 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
Evan Cheng82521dd2006-03-21 07:09:35 +000037 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
Evan Cheng11e15b32006-04-03 20:53:28 +000038 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
39 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
40 oc == X86::MOVDI2PDIrr || oc == X86::MOVQI2PQIrr ||
41 oc == X86::MOVPDI2DIrr) {
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000042 assert(MI.getNumOperands() == 2 &&
43 MI.getOperand(0).isRegister() &&
44 MI.getOperand(1).isRegister() &&
45 "invalid register-register move instruction");
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +000046 sourceReg = MI.getOperand(1).getReg();
47 destReg = MI.getOperand(0).getReg();
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000048 return true;
49 }
50 return false;
51}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +000052
Chris Lattner40839602006-02-02 20:12:32 +000053unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
54 int &FrameIndex) const {
55 switch (MI->getOpcode()) {
56 default: break;
57 case X86::MOV8rm:
58 case X86::MOV16rm:
Evan Chengf4df6802006-05-11 07:33:49 +000059 case X86::MOV16_rm:
Chris Lattner40839602006-02-02 20:12:32 +000060 case X86::MOV32rm:
Evan Chengf4df6802006-05-11 07:33:49 +000061 case X86::MOV32_rm:
Chris Lattner40839602006-02-02 20:12:32 +000062 case X86::FpLD64m:
63 case X86::MOVSSrm:
64 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +000065 case X86::MOVAPSrm:
66 case X86::MOVAPDrm:
Chris Lattner40839602006-02-02 20:12:32 +000067 if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() &&
68 MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() &&
69 MI->getOperand(2).getImmedValue() == 1 &&
70 MI->getOperand(3).getReg() == 0 &&
71 MI->getOperand(4).getImmedValue() == 0) {
72 FrameIndex = MI->getOperand(1).getFrameIndex();
73 return MI->getOperand(0).getReg();
74 }
75 break;
76 }
77 return 0;
78}
79
80unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
81 int &FrameIndex) const {
82 switch (MI->getOpcode()) {
83 default: break;
84 case X86::MOV8mr:
85 case X86::MOV16mr:
Evan Chengf4df6802006-05-11 07:33:49 +000086 case X86::MOV16_mr:
Chris Lattner40839602006-02-02 20:12:32 +000087 case X86::MOV32mr:
Evan Chengf4df6802006-05-11 07:33:49 +000088 case X86::MOV32_mr:
Chris Lattner40839602006-02-02 20:12:32 +000089 case X86::FpSTP64m:
90 case X86::MOVSSmr:
91 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +000092 case X86::MOVAPSmr:
93 case X86::MOVAPDmr:
Chris Lattner40839602006-02-02 20:12:32 +000094 if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() &&
95 MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() &&
Chris Lattner1c07e722006-02-02 20:38:12 +000096 MI->getOperand(1).getImmedValue() == 1 &&
97 MI->getOperand(2).getReg() == 0 &&
98 MI->getOperand(3).getImmedValue() == 0) {
99 FrameIndex = MI->getOperand(0).getFrameIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000100 return MI->getOperand(4).getReg();
101 }
102 break;
103 }
104 return 0;
105}
106
107
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000108/// convertToThreeAddress - This method must be implemented by targets that
109/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
110/// may be able to convert a two-address instruction into a true
111/// three-address instruction on demand. This allows the X86 target (for
112/// example) to convert ADD and SHL instructions into LEA instructions if they
113/// would require register copies due to two-addressness.
114///
115/// This method returns a null pointer if the transformation cannot be
116/// performed, otherwise it returns the new instruction.
117///
118MachineInstr *X86InstrInfo::convertToThreeAddress(MachineInstr *MI) const {
119 // All instructions input are two-addr instructions. Get the known operands.
120 unsigned Dest = MI->getOperand(0).getReg();
121 unsigned Src = MI->getOperand(1).getReg();
122
Evan Chengccba76b2006-05-30 20:26:50 +0000123 switch (MI->getOpcode()) {
124 default: break;
125 case X86::SHUFPSrri: {
126 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Evan Cheng51da42c2006-05-30 21:30:59 +0000127 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengaa3c1412006-05-30 21:45:53 +0000128 unsigned A = MI->getOperand(0).getReg();
129 unsigned B = MI->getOperand(1).getReg();
130 unsigned C = MI->getOperand(2).getReg();
131 unsigned M = MI->getOperand(3).getImmedValue();
Evan Chenga0eaf2d2006-05-30 22:13:36 +0000132 if (!Subtarget->hasSSE2() || B != C) return 0;
Evan Chengaa3c1412006-05-30 21:45:53 +0000133 return BuildMI(X86::PSHUFDri, 2, A).addReg(B).addImm(M);
Evan Chengccba76b2006-05-30 20:26:50 +0000134 }
135 }
136
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000137 // FIXME: None of these instructions are promotable to LEAs without
138 // additional information. In particular, LEA doesn't set the flags that
Chris Lattner5aee0b92005-01-02 04:18:17 +0000139 // add and inc do. :(
140 return 0;
141
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000142 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
143 // we have subtarget support, enable the 16-bit LEA generation here.
144 bool DisableLEA16 = true;
145
146 switch (MI->getOpcode()) {
147 case X86::INC32r:
148 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
149 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, 1);
150 case X86::INC16r:
151 if (DisableLEA16) return 0;
152 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
153 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, 1);
154 case X86::DEC32r:
155 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
156 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, -1);
157 case X86::DEC16r:
158 if (DisableLEA16) return 0;
159 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
160 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, -1);
161 case X86::ADD32rr:
162 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
163 return addRegReg(BuildMI(X86::LEA32r, 5, Dest), Src,
164 MI->getOperand(2).getReg());
165 case X86::ADD16rr:
166 if (DisableLEA16) return 0;
167 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
168 return addRegReg(BuildMI(X86::LEA16r, 5, Dest), Src,
169 MI->getOperand(2).getReg());
170 case X86::ADD32ri:
Evan Cheng6de01632006-05-19 18:43:41 +0000171 case X86::ADD32ri8:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000172 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
173 if (MI->getOperand(2).isImmediate())
174 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src,
175 MI->getOperand(2).getImmedValue());
176 return 0;
177 case X86::ADD16ri:
Evan Cheng6de01632006-05-19 18:43:41 +0000178 case X86::ADD16ri8:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000179 if (DisableLEA16) return 0;
180 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
181 if (MI->getOperand(2).isImmediate())
182 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src,
183 MI->getOperand(2).getImmedValue());
184 break;
185
186 case X86::SHL16ri:
187 if (DisableLEA16) return 0;
188 case X86::SHL32ri:
189 assert(MI->getNumOperands() == 3 && MI->getOperand(2).isImmediate() &&
190 "Unknown shl instruction!");
191 unsigned ShAmt = MI->getOperand(2).getImmedValue();
192 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
193 X86AddressMode AM;
194 AM.Scale = 1 << ShAmt;
195 AM.IndexReg = Src;
196 unsigned Opc = MI->getOpcode() == X86::SHL32ri ? X86::LEA32r :X86::LEA16r;
197 return addFullAddress(BuildMI(Opc, 5, Dest), AM);
198 }
199 break;
200 }
201
202 return 0;
203}
204
Chris Lattner41e431b2005-01-19 07:11:01 +0000205/// commuteInstruction - We have a few instructions that must be hacked on to
206/// commute them.
207///
208MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
209 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +0000210 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
211 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +0000212 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
213 case X86::SHLD32rri8:{// A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
Chris Lattner0df53d22005-01-19 07:31:24 +0000214 unsigned Opc;
215 unsigned Size;
216 switch (MI->getOpcode()) {
217 default: assert(0 && "Unreachable!");
218 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
219 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
220 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
221 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
222 }
Chris Lattner41e431b2005-01-19 07:11:01 +0000223 unsigned Amt = MI->getOperand(3).getImmedValue();
224 unsigned A = MI->getOperand(0).getReg();
225 unsigned B = MI->getOperand(1).getReg();
226 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera76f0482005-01-19 16:55:52 +0000227 return BuildMI(Opc, 3, A).addReg(C).addReg(B).addImm(Size-Amt);
Chris Lattner41e431b2005-01-19 07:11:01 +0000228 }
229 default:
230 return TargetInstrInfo::commuteInstruction(MI);
231 }
232}
233
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000234
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000235void X86InstrInfo::insertGoto(MachineBasicBlock& MBB,
236 MachineBasicBlock& TMBB) const {
237 BuildMI(MBB, MBB.end(), X86::JMP, 1).addMBB(&TMBB);
238}
239
240MachineBasicBlock::iterator
241X86InstrInfo::reverseBranchCondition(MachineBasicBlock::iterator MI) const {
242 unsigned Opcode = MI->getOpcode();
243 assert(isBranch(Opcode) && "MachineInstr must be a branch");
244 unsigned ROpcode;
245 switch (Opcode) {
Chris Lattnerbcdda012004-08-01 19:31:30 +0000246 default: assert(0 && "Cannot reverse unconditional branches!");
Chris Lattner167cf332004-07-31 09:53:31 +0000247 case X86::JB: ROpcode = X86::JAE; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000248 case X86::JAE: ROpcode = X86::JB; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000249 case X86::JE: ROpcode = X86::JNE; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000250 case X86::JNE: ROpcode = X86::JE; break;
251 case X86::JBE: ROpcode = X86::JA; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000252 case X86::JA: ROpcode = X86::JBE; break;
253 case X86::JS: ROpcode = X86::JNS; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000254 case X86::JNS: ROpcode = X86::JS; break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000255 case X86::JP: ROpcode = X86::JNP; break;
256 case X86::JNP: ROpcode = X86::JP; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000257 case X86::JL: ROpcode = X86::JGE; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000258 case X86::JGE: ROpcode = X86::JL; break;
259 case X86::JLE: ROpcode = X86::JG; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000260 case X86::JG: ROpcode = X86::JLE; break;
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000261 }
262 MachineBasicBlock* MBB = MI->getParent();
263 MachineBasicBlock* TMBB = MI->getOperand(0).getMachineBasicBlock();
Alkis Evlogimenos6103c172004-07-31 09:44:32 +0000264 return BuildMI(*MBB, MBB->erase(MI), ROpcode, 1).addMBB(TMBB);
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000265}
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000266