blob: bf0bb404172e4ded0e2e4d6389a68f397dac9557 [file] [log] [blame]
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +00001; RUN: llc < %s -O0 -mcpu=cortex-a8 | FileCheck %s
2target datalayout = "e-p:32:32:32-i1:8:32-i8:8:32-i16:16:32-i32:32:32-i64:32:32-f32:32:32-f64:32:32-v64:32:64-v128:32:128-a0:0:32-n32"
3target triple = "thumbv7-apple-darwin10"
4
5; This tests the fast register allocator's handling of partial redefines:
6;
Bob Wilsonf1d93ca2010-07-09 00:38:12 +00007; %reg1028:dsub_0<def>, %reg1028:dsub_1<def> = VLD1q64 %reg1025...
8; %reg1030:dsub_1<def> = COPY %reg1028:dsub_0<kill>
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +00009;
Bob Wilsonf1d93ca2010-07-09 00:38:12 +000010; %reg1028 gets allocated %Q0, and if %reg1030 is reloaded for the partial
11; redef, it cannot also get %Q0.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +000012
Bob Wilsonf1d93ca2010-07-09 00:38:12 +000013; CHECK: vld1.64 {d0, d1}, [r0]
14; CHECK-NOT: vld1.64 {d0, d1}
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +000015; CHECK: vmov.f64 d3, d0
16
Bob Wilsonf1d93ca2010-07-09 00:38:12 +000017define i32 @test(i8* %arg) nounwind {
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +000018entry:
Bob Wilsonf1d93ca2010-07-09 00:38:12 +000019 %0 = call <2 x i64> @llvm.arm.neon.vld1.v2i64(i8* %arg)
20 %1 = shufflevector <2 x i64> undef, <2 x i64> %0, <2 x i32> <i32 1, i32 2>
21 store <2 x i64> %1, <2 x i64>* undef, align 16
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +000022 ret i32 undef
23}
Bob Wilsonf1d93ca2010-07-09 00:38:12 +000024
25declare <2 x i64> @llvm.arm.neon.vld1.v2i64(i8*) nounwind readonly