blob: 47ac6d317032743e55666f917050f1c875de402f [file] [log] [blame]
Sanjiv Gupta0e687712008-05-13 09:02:57 +00001//===- PIC16InstrInfo.cpp - PIC16 Instruction Information -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the PIC16 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PIC16.h"
15#include "PIC16InstrInfo.h"
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000016#include "PIC16TargetMachine.h"
17#include "PIC16GenInstrInfo.inc"
Sanjiv Gupta0e687712008-05-13 09:02:57 +000018#include "llvm/Function.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Duncan Sandsc6dbe7f2008-11-28 10:20:03 +000023#include <cstdio>
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000024
Sanjiv Gupta0e687712008-05-13 09:02:57 +000025
26using namespace llvm;
27
Sanjiv Gupta2010b3e2008-05-14 11:31:39 +000028// FIXME: Add the subtarget support on this constructor.
Sanjiv Gupta0e687712008-05-13 09:02:57 +000029PIC16InstrInfo::PIC16InstrInfo(PIC16TargetMachine &tm)
30 : TargetInstrInfoImpl(PIC16Insts, array_lengthof(PIC16Insts)),
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000031 TM(tm),
32 RegInfo(*this, *TM.getSubtargetImpl()) {}
Sanjiv Gupta0e687712008-05-13 09:02:57 +000033
Sanjiv Gupta0e687712008-05-13 09:02:57 +000034
35/// isStoreToStackSlot - If the specified machine instruction is a direct
36/// store to a stack slot, return the virtual or physical register number of
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000037/// the source reg along with the FrameIndex of the loaded stack slot.
38/// If not, return 0. This predicate must return 0 if the instruction has
Sanjiv Gupta0e687712008-05-13 09:02:57 +000039/// any side effects other than storing to the stack slot.
Sanjiv Gupta863d3e92008-11-19 11:27:59 +000040unsigned PIC16InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000041 int &FrameIndex) const {
42 if (MI->getOpcode() == PIC16::movwf
43 && MI->getOperand(0).isReg()
44 && MI->getOperand(1).isSymbol()) {
45 FrameIndex = MI->getOperand(1).getIndex();
46 return MI->getOperand(0).getReg();
Sanjiv Gupta0e687712008-05-13 09:02:57 +000047 }
48 return 0;
49}
50
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000051/// isLoadFromStackSlot - If the specified machine instruction is a direct
52/// load from a stack slot, return the virtual or physical register number of
53/// the dest reg along with the FrameIndex of the stack slot.
54/// If not, return 0. This predicate must return 0 if the instruction has
55/// any side effects other than storing to the stack slot.
Sanjiv Gupta863d3e92008-11-19 11:27:59 +000056unsigned PIC16InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000057 int &FrameIndex) const {
58 if (MI->getOpcode() == PIC16::movf
59 && MI->getOperand(0).isReg()
60 && MI->getOperand(1).isSymbol()) {
61 FrameIndex = MI->getOperand(1).getIndex();
62 return MI->getOperand(0).getReg();
63 }
64 return 0;
65}
66
67
68void PIC16InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator I,
70 unsigned SrcReg, bool isKill, int FI,
71 const TargetRegisterClass *RC) const {
72
Sanjiv Gupta0e687712008-05-13 09:02:57 +000073 const Function *Func = MBB.getParent()->getFunction();
74 const std::string FuncName = Func->getName();
75
76 char *tmpName = new char [strlen(FuncName.c_str()) + 6];
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000077 sprintf(tmpName, "%s.tmp", FuncName.c_str());
Sanjiv Gupta0e687712008-05-13 09:02:57 +000078
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000079 // On the order of operands here: think "movwf SrcReg, tmp_slot, offset".
80 if (RC == PIC16::GPRRegisterClass) {
81 //MachineFunction &MF = *MBB.getParent();
82 //MachineRegisterInfo &RI = MF.getRegInfo();
83 BuildMI(MBB, I, get(PIC16::movwf))
84 .addReg(SrcReg, false, false, isKill)
85 .addImm(FI)
86 .addExternalSymbol(tmpName)
87 .addImm(1); // Emit banksel for it.
Sanjiv Gupta0e687712008-05-13 09:02:57 +000088 }
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000089 else if (RC == PIC16::FSR16RegisterClass)
90 assert(0 && "Don't know yet how to store a FSR16 to stack slot");
Sanjiv Gupta0e687712008-05-13 09:02:57 +000091 else
92 assert(0 && "Can't store this register to stack slot");
93}
94
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000095void PIC16InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
96 MachineBasicBlock::iterator I,
97 unsigned DestReg, int FI,
98 const TargetRegisterClass *RC) const {
99
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000100 const Function *Func = MBB.getParent()->getFunction();
101 const std::string FuncName = Func->getName();
102
103 char *tmpName = new char [strlen(FuncName.c_str()) + 6];
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000104 sprintf(tmpName, "%s.tmp", FuncName.c_str());
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000105
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000106 // On the order of operands here: think "movf FrameIndex, W".
107 if (RC == PIC16::GPRRegisterClass) {
108 //MachineFunction &MF = *MBB.getParent();
109 //MachineRegisterInfo &RI = MF.getRegInfo();
110 BuildMI(MBB, I, get(PIC16::movf), DestReg)
111 .addImm(FI)
112 .addExternalSymbol(tmpName)
113 .addImm(1); // Emit banksel for it.
114 }
115 else if (RC == PIC16::FSR16RegisterClass)
116 assert(0 && "Don't know yet how to load an FSR16 from stack slot");
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000117 else
118 assert(0 && "Can't load this register from stack slot");
119}
120
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000121bool PIC16InstrInfo::copyRegToReg (MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator I,
123 unsigned DestReg, unsigned SrcReg,
124 const TargetRegisterClass *DestRC,
125 const TargetRegisterClass *SrcRC) const {
126 if (DestRC == PIC16::FSR16RegisterClass) {
127 BuildMI(MBB, I, get(PIC16::copy_fsr), DestReg).addReg(SrcReg);
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000128 return true;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000129 }
130
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000131 if (DestRC == PIC16::GPRRegisterClass) {
132 BuildMI(MBB, I, get(PIC16::copy_w), DestReg).addReg(SrcReg);
133 return true;
134 }
135
136 // Not yet supported.
137 return false;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000138}
139
140bool PIC16InstrInfo::isMoveInstr(const MachineInstr &MI,
Sanjiv Gupta25305662009-01-21 09:02:46 +0000141 unsigned &SrcReg, unsigned &DestReg,
142 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
143 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000144
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000145 if (MI.getOpcode() == PIC16::copy_fsr
146 || MI.getOpcode() == PIC16::copy_w) {
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000147 DestReg = MI.getOperand(0).getReg();
148 SrcReg = MI.getOperand(1).getReg();
149 return true;
150 }
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000151
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000152 return false;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000153}
154