blob: 0e0fecedf562bf889c0a1d5def07561376476dac [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000031#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000033#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/DepthFirstIterator.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000036#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000037#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattner5d8925c2006-08-27 22:30:17 +000040static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000041
Chris Lattnerdacceef2006-01-04 05:40:30 +000042void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000043 cerr << "Register Defined by: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000044 if (DefInst)
Bill Wendlingbcd24982006-12-07 20:28:15 +000045 cerr << *DefInst;
Chris Lattnerdacceef2006-01-04 05:40:30 +000046 else
Bill Wendlingbcd24982006-12-07 20:28:15 +000047 cerr << "<null>\n";
48 cerr << " Alive in blocks: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000049 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000050 if (AliveBlocks[i]) cerr << i << ", ";
51 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000052 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000053 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000054 else {
55 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000056 cerr << "\n #" << i << ": " << *Kills[i];
57 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000058 }
59}
60
Chris Lattnerfb2cb692003-05-12 14:24:00 +000061LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Chris Lattneref09c632004-01-31 21:27:19 +000062 assert(MRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000063 "getVarInfo: not a virtual register!");
64 RegIdx -= MRegisterInfo::FirstVirtualRegister;
65 if (RegIdx >= VirtRegInfo.size()) {
66 if (RegIdx >= 2*VirtRegInfo.size())
67 VirtRegInfo.resize(RegIdx*2);
68 else
69 VirtRegInfo.resize(2*VirtRegInfo.size());
70 }
Evan Chengc6a24102007-03-17 09:29:54 +000071 VarInfo &VI = VirtRegInfo[RegIdx];
72 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Evan Chengc6a24102007-03-17 09:29:54 +000073 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000074}
75
Chris Lattner657b4d12005-08-24 00:09:33 +000076bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000077 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
78 MachineOperand &MO = MI->getOperand(i);
79 if (MO.isReg() && MO.isKill()) {
Evan Chengb371f452007-02-19 21:49:54 +000080 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000081 return true;
82 }
83 }
84 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +000085}
86
87bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000088 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
89 MachineOperand &MO = MI->getOperand(i);
90 if (MO.isReg() && MO.isDead())
Evan Chengb371f452007-02-19 21:49:54 +000091 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000092 return true;
93 }
94 return false;
95}
96
97bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const {
98 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
99 MachineOperand &MO = MI->getOperand(i);
100 if (MO.isReg() && MO.isDef()) {
Evan Chengb371f452007-02-19 21:49:54 +0000101 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000102 return true;
103 }
104 }
105 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +0000106}
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000107
Chris Lattnerbc40e892003-01-13 20:01:16 +0000108void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Misha Brukman09ba9062004-06-24 21:31:16 +0000109 MachineBasicBlock *MBB) {
Chris Lattner8ba97712004-07-01 04:29:47 +0000110 unsigned BBNum = MBB->getNumber();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000111
112 // Check to see if this basic block is one of the killing blocks. If so,
113 // remove it...
114 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000115 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000116 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
117 break;
118 }
119
Chris Lattner73d4adf2004-07-19 06:26:50 +0000120 if (MBB == VRInfo.DefInst->getParent()) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000121
Chris Lattnerbc40e892003-01-13 20:01:16 +0000122 if (VRInfo.AliveBlocks[BBNum])
123 return; // We already know the block is live
124
125 // Mark the variable known alive in this bb
126 VRInfo.AliveBlocks[BBNum] = true;
127
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000128 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
129 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000130 MarkVirtRegAliveInBlock(VRInfo, *PI);
131}
132
133void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000134 MachineInstr *MI) {
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000135 assert(VRInfo.DefInst && "Register use before def!");
136
Evan Cheng38b7ca62007-04-17 20:22:11 +0000137 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000138
Chris Lattnerbc40e892003-01-13 20:01:16 +0000139 // Check to see if this basic block is already a kill block...
Chris Lattner74de8b12004-07-19 07:04:55 +0000140 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000141 // Yes, this register is killed in this basic block already. Increase the
142 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000143 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000144 return;
145 }
146
147#ifndef NDEBUG
148 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000149 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000150#endif
151
Misha Brukmanedf128a2005-04-21 22:36:52 +0000152 assert(MBB != VRInfo.DefInst->getParent() &&
Chris Lattner73d4adf2004-07-19 06:26:50 +0000153 "Should have kill for defblock!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000154
155 // Add a new kill entry for this basic block.
Evan Chenge2ee9962007-03-09 09:48:56 +0000156 // If this virtual register is already marked as alive in this basic block,
157 // that means it is alive in at least one of the successor block, it's not
158 // a kill.
Evan Chengf44c7282007-04-18 05:04:38 +0000159 if (!VRInfo.AliveBlocks[MBB->getNumber()])
Evan Chenge2ee9962007-03-09 09:48:56 +0000160 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000161
162 // Update all dominating blocks to mark them known live.
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000163 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
164 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000165 MarkVirtRegAliveInBlock(VRInfo, *PI);
166}
167
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000168void LiveVariables::addRegisterKilled(unsigned IncomingReg, MachineInstr *MI) {
169 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
170 MachineOperand &MO = MI->getOperand(i);
171 if (MO.isReg() && MO.isUse() && MO.getReg() == IncomingReg) {
172 MO.setIsKill();
173 break;
174 }
175 }
176}
177
178void LiveVariables::addRegisterDead(unsigned IncomingReg, MachineInstr *MI) {
179 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
180 MachineOperand &MO = MI->getOperand(i);
181 if (MO.isReg() && MO.isDef() && MO.getReg() == IncomingReg) {
182 MO.setIsDead();
183 break;
184 }
185 }
186}
187
Chris Lattnerbc40e892003-01-13 20:01:16 +0000188void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Alkis Evlogimenosc55640f2004-01-13 21:16:25 +0000189 PhysRegInfo[Reg] = MI;
190 PhysRegUsed[Reg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000191
192 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
193 unsigned Alias = *AliasSet; ++AliasSet) {
194 PhysRegInfo[Alias] = MI;
195 PhysRegUsed[Alias] = true;
196 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000197}
198
199void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
200 // Does this kill a previous version of this register?
201 if (MachineInstr *LastUse = PhysRegInfo[Reg]) {
202 if (PhysRegUsed[Reg])
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000203 addRegisterKilled(Reg, LastUse);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000204 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000205 addRegisterDead(Reg, LastUse);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000206 }
207 PhysRegInfo[Reg] = MI;
208 PhysRegUsed[Reg] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000209
210 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
Chris Lattner6d3848d2004-05-10 05:12:43 +0000211 unsigned Alias = *AliasSet; ++AliasSet) {
Chris Lattner49948772004-02-09 01:43:23 +0000212 if (MachineInstr *LastUse = PhysRegInfo[Alias]) {
213 if (PhysRegUsed[Alias])
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000214 addRegisterKilled(Alias, LastUse);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000215 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000216 addRegisterDead(Alias, LastUse);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000217 }
Chris Lattner49948772004-02-09 01:43:23 +0000218 PhysRegInfo[Alias] = MI;
219 PhysRegUsed[Alias] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000220 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000221}
222
Evan Chengc6a24102007-03-17 09:29:54 +0000223bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
224 MF = &mf;
225 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
226 RegInfo = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000227 assert(RegInfo && "Target doesn't have register information?");
228
Evan Chengc6a24102007-03-17 09:29:54 +0000229 ReservedRegisters = RegInfo->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000230
Chris Lattnerbc40e892003-01-13 20:01:16 +0000231 // PhysRegInfo - Keep track of which instruction was the last use of a
232 // physical register. This is a purely local property, because all physical
233 // register references as presumed dead across basic blocks.
234 //
Misha Brukmanedf128a2005-04-21 22:36:52 +0000235 PhysRegInfo = (MachineInstr**)alloca(sizeof(MachineInstr*) *
Chris Lattner6fcd8d82004-10-25 18:44:14 +0000236 RegInfo->getNumRegs());
237 PhysRegUsed = (bool*)alloca(sizeof(bool)*RegInfo->getNumRegs());
238 std::fill(PhysRegInfo, PhysRegInfo+RegInfo->getNumRegs(), (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000239
Chris Lattnerbc40e892003-01-13 20:01:16 +0000240 /// Get some space for a respectable number of registers...
241 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000242
Evan Chengc6a24102007-03-17 09:29:54 +0000243 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000244
Chris Lattnerbc40e892003-01-13 20:01:16 +0000245 // Calculate live variable information in depth first order on the CFG of the
246 // function. This guarantees that we will see the definition of a virtual
247 // register before its uses due to dominance properties of SSA (except for PHI
248 // nodes, which are treated as a special case).
249 //
Evan Chengc6a24102007-03-17 09:29:54 +0000250 MachineBasicBlock *Entry = MF->begin();
Chris Lattnera5287a62004-07-01 04:24:29 +0000251 std::set<MachineBasicBlock*> Visited;
252 for (df_ext_iterator<MachineBasicBlock*> DFI = df_ext_begin(Entry, Visited),
253 E = df_ext_end(Entry, Visited); DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000254 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000255
Evan Chengb371f452007-02-19 21:49:54 +0000256 // Mark live-in registers as live-in.
257 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000258 EE = MBB->livein_end(); II != EE; ++II) {
259 assert(MRegisterInfo::isPhysicalRegister(*II) &&
260 "Cannot have a live-in virtual register!");
261 HandlePhysRegDef(*II, 0);
262 }
263
Chris Lattnerbc40e892003-01-13 20:01:16 +0000264 // Loop over all of the instructions, processing them.
265 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000266 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000267 MachineInstr *MI = I;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000268
269 // Process all of the operands of the instruction...
270 unsigned NumOperandsToProcess = MI->getNumOperands();
271
272 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
273 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000274 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000275 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000276
Evan Cheng438f7bc2006-11-10 08:43:01 +0000277 // Process all uses...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000278 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000279 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000280 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000281 if (MRegisterInfo::isVirtualRegister(MO.getReg())){
282 HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI);
283 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000284 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000285 HandlePhysRegUse(MO.getReg(), MI);
286 }
287 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000288 }
289
Evan Cheng438f7bc2006-11-10 08:43:01 +0000290 // Process all defs...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000291 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000292 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000293 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000294 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
295 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000296
Chris Lattner73d4adf2004-07-19 06:26:50 +0000297 assert(VRInfo.DefInst == 0 && "Variable multiply defined!");
Misha Brukman09ba9062004-06-24 21:31:16 +0000298 VRInfo.DefInst = MI;
Chris Lattner472405e2004-07-19 06:55:21 +0000299 // Defaults to dead
Chris Lattner74de8b12004-07-19 07:04:55 +0000300 VRInfo.Kills.push_back(MI);
Misha Brukman09ba9062004-06-24 21:31:16 +0000301 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000302 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000303 HandlePhysRegDef(MO.getReg(), MI);
304 }
305 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000306 }
307 }
308
309 // Handle any virtual assignments from PHI nodes which might be at the
310 // bottom of this basic block. We check all of our successor blocks to see
311 // if they have PHI nodes, and if so, we simulate an assignment at the end
312 // of the current block.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000313 if (!PHIVarInfo[MBB].empty()) {
314 std::vector<unsigned>& VarInfoVec = PHIVarInfo[MBB];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000315
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000316 for (std::vector<unsigned>::iterator I = VarInfoVec.begin(),
317 E = VarInfoVec.end(); I != E; ++I) {
318 VarInfo& VRInfo = getVarInfo(*I);
319 assert(VRInfo.DefInst && "Register use before def (or no def)!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000320
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000321 // Only mark it alive only in the block we are representing.
322 MarkVirtRegAliveInBlock(VRInfo, MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000323 }
324 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000325
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000326 // Finally, if the last instruction in the block is a return, make sure to mark
Chris Lattnerd493b342005-04-09 15:23:25 +0000327 // it as using all of the live-out values in the function.
328 if (!MBB->empty() && TII.isReturn(MBB->back().getOpcode())) {
329 MachineInstr *Ret = &MBB->back();
Evan Chengc6a24102007-03-17 09:29:54 +0000330 for (MachineFunction::liveout_iterator I = MF->liveout_begin(),
331 E = MF->liveout_end(); I != E; ++I) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000332 assert(MRegisterInfo::isPhysicalRegister(*I) &&
333 "Cannot have a live-in virtual register!");
334 HandlePhysRegUse(*I, Ret);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000335 // Add live-out registers as implicit uses.
336 Ret->addRegOperand(*I, false, true);
Chris Lattnerd493b342005-04-09 15:23:25 +0000337 }
338 }
339
Chris Lattnerbc40e892003-01-13 20:01:16 +0000340 // Loop over PhysRegInfo, killing any registers that are available at the
341 // end of the basic block. This also resets the PhysRegInfo map.
Chris Lattner96aef892004-02-09 01:35:21 +0000342 for (unsigned i = 0, e = RegInfo->getNumRegs(); i != e; ++i)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000343 if (PhysRegInfo[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000344 HandlePhysRegDef(i, 0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000345 }
346
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000347 // Convert and transfer the dead / killed information we have gathered into
348 // VirtRegInfo onto MI's.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000349 //
Evan Chengf0e3bb12007-03-09 06:02:17 +0000350 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
351 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000352 if (VirtRegInfo[i].Kills[j] == VirtRegInfo[i].DefInst)
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000353 addRegisterDead(i + MRegisterInfo::FirstVirtualRegister,
354 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000355 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000356 addRegisterKilled(i + MRegisterInfo::FirstVirtualRegister,
357 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000358 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000359
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000360 // Check to make sure there are no unreachable blocks in the MC CFG for the
361 // function. If so, it is due to a bug in the instruction selector or some
362 // other part of the code generator if this happens.
363#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000364 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000365 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
366#endif
367
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000368 PHIVarInfo.clear();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000369 return false;
370}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000371
372/// instructionChanged - When the address of an instruction changes, this
373/// method should be called so that live variables can update its internal
374/// data structures. This removes the records for OldMI, transfering them to
375/// the records for NewMI.
376void LiveVariables::instructionChanged(MachineInstr *OldMI,
377 MachineInstr *NewMI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000378 // If the instruction defines any virtual registers, update the VarInfo,
379 // kill and dead information for the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000380 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
381 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattnerd45be362005-01-19 17:09:15 +0000382 if (MO.isRegister() && MO.getReg() &&
Chris Lattner5ed001b2004-02-19 18:28:02 +0000383 MRegisterInfo::isVirtualRegister(MO.getReg())) {
384 unsigned Reg = MO.getReg();
385 VarInfo &VI = getVarInfo(Reg);
Chris Lattnerd45be362005-01-19 17:09:15 +0000386 if (MO.isDef()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000387 if (MO.isDead()) {
388 MO.unsetIsDead();
389 addVirtualRegisterDead(Reg, NewMI);
390 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000391 // Update the defining instruction.
392 if (VI.DefInst == OldMI)
393 VI.DefInst = NewMI;
Chris Lattner2a6e1632005-01-19 17:11:51 +0000394 }
395 if (MO.isUse()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000396 if (MO.isKill()) {
397 MO.unsetIsKill();
398 addVirtualRegisterKilled(Reg, NewMI);
399 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000400 // If this is a kill of the value, update the VI kills list.
401 if (VI.removeKill(OldMI))
402 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
403 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000404 }
405 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000406}
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000407
408/// removeVirtualRegistersKilled - Remove all killed info for the specified
409/// instruction.
410void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000411 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
412 MachineOperand &MO = MI->getOperand(i);
413 if (MO.isReg() && MO.isKill()) {
414 MO.unsetIsKill();
415 unsigned Reg = MO.getReg();
416 if (MRegisterInfo::isVirtualRegister(Reg)) {
417 bool removed = getVarInfo(Reg).removeKill(MI);
418 assert(removed && "kill not in register's VarInfo?");
419 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000420 }
421 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000422}
423
424/// removeVirtualRegistersDead - Remove all of the dead registers for the
425/// specified instruction from the live variable information.
426void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000427 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
428 MachineOperand &MO = MI->getOperand(i);
429 if (MO.isReg() && MO.isDead()) {
430 MO.unsetIsDead();
431 unsigned Reg = MO.getReg();
432 if (MRegisterInfo::isVirtualRegister(Reg)) {
433 bool removed = getVarInfo(Reg).removeKill(MI);
434 assert(removed && "kill not in register's VarInfo?");
435 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000436 }
437 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000438}
439
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000440/// analyzePHINodes - Gather information about the PHI nodes in here. In
441/// particular, we want to map the variable information of a virtual
442/// register which is used in a PHI node. We map that to the BB the vreg is
443/// coming from.
444///
445void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
446 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
447 I != E; ++I)
448 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
449 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
450 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
451 PHIVarInfo[BBI->getOperand(i + 1).getMachineBasicBlock()].
452 push_back(BBI->getOperand(i).getReg());
453}