blob: 3ceaf5561bda04208c7d7440fd2a0e63da3bbf53 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- SparcInstrInfo.td - Target Description for Sparc Target ------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Sparc instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Instruction format superclass
16//===----------------------------------------------------------------------===//
17
18include "SparcInstrFormats.td"
19
20//===----------------------------------------------------------------------===//
21// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
28// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
33// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
43// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
46def simm11 : PatLeaf<(imm), [{
47 // simm11 predicate - True if the imm fits in a 11-bit sign extended field.
48 return (((int)N->getValue() << (32-11)) >> (32-11)) == (int)N->getValue();
49}]>;
50
51def simm13 : PatLeaf<(imm), [{
52 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
53 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
54}]>;
55
56def LO10 : SDNodeXForm<imm, [{
57 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
58}]>;
59
60def HI22 : SDNodeXForm<imm, [{
61 // Transformation function: shift the immediate value down into the low bits.
62 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
63}]>;
64
65def SETHIimm : PatLeaf<(imm), [{
66 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
67}], HI22>;
68
69// Addressing modes.
70def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", [], []>;
71def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", [frameindex], []>;
72
73// Address operands
74def MEMrr : Operand<i32> {
75 let PrintMethod = "printMemOperand";
76 let MIOperandInfo = (ops IntRegs, IntRegs);
77}
78def MEMri : Operand<i32> {
79 let PrintMethod = "printMemOperand";
80 let MIOperandInfo = (ops IntRegs, i32imm);
81}
82
83// Branch targets have OtherVT type.
84def brtarget : Operand<OtherVT>;
85def calltarget : Operand<i32>;
86
87// Operand for printing out a condition code.
88let PrintMethod = "printCCOperand" in
89 def CCOp : Operand<i32>;
90
91def SDTSPcmpfcc :
92SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
93def SDTSPbrcc :
94SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
95def SDTSPselectcc :
96SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>;
97def SDTSPFTOI :
98SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
99def SDTSPITOF :
100SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
101
102def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>;
103def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutFlag]>;
104def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>;
105def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>;
106
107def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>;
108def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>;
109
110def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>;
111def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>;
112
113def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInFlag]>;
114def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInFlag]>;
115
116// These are target-independent nodes, but have target-specific formats.
Bill Wendling7173da52007-11-13 09:19:02 +0000117def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
118def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
119 SDTCisVT<1, i32> ]>;
Bill Wendling22f8deb2007-11-13 00:44:25 +0000120
Bill Wendling7173da52007-11-13 09:19:02 +0000121def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +0000123def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
Bill Wendling22f8deb2007-11-13 00:44:25 +0000124 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125
126def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
127def call : SDNode<"SPISD::CALL", SDT_SPCall,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000128 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129
Dan Gohman7ccc2c52008-03-13 23:07:40 +0000130def retflag : SDNode<"SPISD::RET_FLAG", SDTNone,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000131 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133//===----------------------------------------------------------------------===//
134// SPARC Flag Conditions
135//===----------------------------------------------------------------------===//
136
137// Note that these values must be kept in sync with the CCOp::CondCode enum
138// values.
139class ICC_VAL<int N> : PatLeaf<(i32 N)>;
140def ICC_NE : ICC_VAL< 9>; // Not Equal
141def ICC_E : ICC_VAL< 1>; // Equal
142def ICC_G : ICC_VAL<10>; // Greater
143def ICC_LE : ICC_VAL< 2>; // Less or Equal
144def ICC_GE : ICC_VAL<11>; // Greater or Equal
145def ICC_L : ICC_VAL< 3>; // Less
146def ICC_GU : ICC_VAL<12>; // Greater Unsigned
147def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
148def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
149def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
150def ICC_POS : ICC_VAL<14>; // Positive
151def ICC_NEG : ICC_VAL< 6>; // Negative
152def ICC_VC : ICC_VAL<15>; // Overflow Clear
153def ICC_VS : ICC_VAL< 7>; // Overflow Set
154
155class FCC_VAL<int N> : PatLeaf<(i32 N)>;
156def FCC_U : FCC_VAL<23>; // Unordered
157def FCC_G : FCC_VAL<22>; // Greater
158def FCC_UG : FCC_VAL<21>; // Unordered or Greater
159def FCC_L : FCC_VAL<20>; // Less
160def FCC_UL : FCC_VAL<19>; // Unordered or Less
161def FCC_LG : FCC_VAL<18>; // Less or Greater
162def FCC_NE : FCC_VAL<17>; // Not Equal
163def FCC_E : FCC_VAL<25>; // Equal
164def FCC_UE : FCC_VAL<24>; // Unordered or Equal
165def FCC_GE : FCC_VAL<25>; // Greater or Equal
166def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
167def FCC_LE : FCC_VAL<27>; // Less or Equal
168def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
169def FCC_O : FCC_VAL<29>; // Ordered
170
171//===----------------------------------------------------------------------===//
172// Instruction Class Templates
173//===----------------------------------------------------------------------===//
174
175/// F3_12 multiclass - Define a normal F3_1/F3_2 pattern in one shot.
176multiclass F3_12<string OpcStr, bits<6> Op3Val, SDNode OpNode> {
177 def rr : F3_1<2, Op3Val,
Evan Chengb783fa32007-07-19 01:14:50 +0000178 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 !strconcat(OpcStr, " $b, $c, $dst"),
180 [(set IntRegs:$dst, (OpNode IntRegs:$b, IntRegs:$c))]>;
181 def ri : F3_2<2, Op3Val,
Evan Chengb783fa32007-07-19 01:14:50 +0000182 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 !strconcat(OpcStr, " $b, $c, $dst"),
184 [(set IntRegs:$dst, (OpNode IntRegs:$b, simm13:$c))]>;
185}
186
187/// F3_12np multiclass - Define a normal F3_1/F3_2 pattern in one shot, with no
188/// pattern.
189multiclass F3_12np<string OpcStr, bits<6> Op3Val> {
190 def rr : F3_1<2, Op3Val,
Evan Chengb783fa32007-07-19 01:14:50 +0000191 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 !strconcat(OpcStr, " $b, $c, $dst"), []>;
193 def ri : F3_2<2, Op3Val,
Evan Chengb783fa32007-07-19 01:14:50 +0000194 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195 !strconcat(OpcStr, " $b, $c, $dst"), []>;
196}
197
198//===----------------------------------------------------------------------===//
199// Instructions
200//===----------------------------------------------------------------------===//
201
202// Pseudo instructions.
Evan Chengb783fa32007-07-19 01:14:50 +0000203class Pseudo<dag outs, dag ins, string asmstr, list<dag> pattern>
204 : InstSP<outs, ins, asmstr, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000206let Defs = [O6], Uses = [O6] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000207def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i32imm:$amt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 "!ADJCALLSTACKDOWN $amt",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000209 [(callseq_start imm:$amt)]>;
Bill Wendling22f8deb2007-11-13 00:44:25 +0000210def ADJCALLSTACKUP : Pseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
211 "!ADJCALLSTACKUP $amt1",
212 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000213}
Evan Chenge399fbb2007-12-12 23:12:09 +0000214
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
216// fpmover pass.
217let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
Evan Chengb783fa32007-07-19 01:14:50 +0000218 def FpMOVD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 "!FpMOVD $src, $dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000220 def FpNEGD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 "!FpNEGD $src, $dst",
222 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000223 def FpABSD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 "!FpABSD $src, $dst",
225 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
226}
227
228// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
229// scheduler into a branch sequence. This has to handle all permutations of
230// selection between i32/f32/f64 on ICC and FCC.
231let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
232 def SELECT_CC_Int_ICC
Evan Chengb783fa32007-07-19 01:14:50 +0000233 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 "; SELECT_CC_Int_ICC PSEUDO!",
235 [(set IntRegs:$dst, (SPselecticc IntRegs:$T, IntRegs:$F,
236 imm:$Cond))]>;
237 def SELECT_CC_Int_FCC
Evan Chengb783fa32007-07-19 01:14:50 +0000238 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 "; SELECT_CC_Int_FCC PSEUDO!",
240 [(set IntRegs:$dst, (SPselectfcc IntRegs:$T, IntRegs:$F,
241 imm:$Cond))]>;
242 def SELECT_CC_FP_ICC
Evan Chengb783fa32007-07-19 01:14:50 +0000243 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 "; SELECT_CC_FP_ICC PSEUDO!",
245 [(set FPRegs:$dst, (SPselecticc FPRegs:$T, FPRegs:$F,
246 imm:$Cond))]>;
247 def SELECT_CC_FP_FCC
Evan Chengb783fa32007-07-19 01:14:50 +0000248 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 "; SELECT_CC_FP_FCC PSEUDO!",
250 [(set FPRegs:$dst, (SPselectfcc FPRegs:$T, FPRegs:$F,
251 imm:$Cond))]>;
252 def SELECT_CC_DFP_ICC
Evan Chengb783fa32007-07-19 01:14:50 +0000253 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 "; SELECT_CC_DFP_ICC PSEUDO!",
255 [(set DFPRegs:$dst, (SPselecticc DFPRegs:$T, DFPRegs:$F,
256 imm:$Cond))]>;
257 def SELECT_CC_DFP_FCC
Evan Chengb783fa32007-07-19 01:14:50 +0000258 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259 "; SELECT_CC_DFP_FCC PSEUDO!",
260 [(set DFPRegs:$dst, (SPselectfcc DFPRegs:$T, DFPRegs:$F,
261 imm:$Cond))]>;
262}
263
264
265// Section A.3 - Synthetic Instructions, p. 85
266// special cases of JMPL:
Evan Cheng37e7c752007-07-21 00:34:19 +0000267let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Chengb783fa32007-07-19 01:14:50 +0000269 def RETL: F3_2<2, 0b111000, (outs), (ins), "retl", [(retflag)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270}
271
272// Section B.1 - Load Integer Instructions, p. 90
273def LDSBrr : F3_1<3, 0b001001,
Evan Chengb783fa32007-07-19 01:14:50 +0000274 (outs IntRegs:$dst), (ins MEMrr:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 "ldsb [$addr], $dst",
276 [(set IntRegs:$dst, (sextloadi8 ADDRrr:$addr))]>;
277def LDSBri : F3_2<3, 0b001001,
Evan Chengb783fa32007-07-19 01:14:50 +0000278 (outs IntRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 "ldsb [$addr], $dst",
280 [(set IntRegs:$dst, (sextloadi8 ADDRri:$addr))]>;
281def LDSHrr : F3_1<3, 0b001010,
Evan Chengb783fa32007-07-19 01:14:50 +0000282 (outs IntRegs:$dst), (ins MEMrr:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 "ldsh [$addr], $dst",
284 [(set IntRegs:$dst, (sextloadi16 ADDRrr:$addr))]>;
285def LDSHri : F3_2<3, 0b001010,
Evan Chengb783fa32007-07-19 01:14:50 +0000286 (outs IntRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 "ldsh [$addr], $dst",
288 [(set IntRegs:$dst, (sextloadi16 ADDRri:$addr))]>;
289def LDUBrr : F3_1<3, 0b000001,
Evan Chengb783fa32007-07-19 01:14:50 +0000290 (outs IntRegs:$dst), (ins MEMrr:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 "ldub [$addr], $dst",
292 [(set IntRegs:$dst, (zextloadi8 ADDRrr:$addr))]>;
293def LDUBri : F3_2<3, 0b000001,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs IntRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "ldub [$addr], $dst",
296 [(set IntRegs:$dst, (zextloadi8 ADDRri:$addr))]>;
297def LDUHrr : F3_1<3, 0b000010,
Evan Chengb783fa32007-07-19 01:14:50 +0000298 (outs IntRegs:$dst), (ins MEMrr:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 "lduh [$addr], $dst",
300 [(set IntRegs:$dst, (zextloadi16 ADDRrr:$addr))]>;
301def LDUHri : F3_2<3, 0b000010,
Evan Chengb783fa32007-07-19 01:14:50 +0000302 (outs IntRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 "lduh [$addr], $dst",
304 [(set IntRegs:$dst, (zextloadi16 ADDRri:$addr))]>;
305def LDrr : F3_1<3, 0b000000,
Evan Chengb783fa32007-07-19 01:14:50 +0000306 (outs IntRegs:$dst), (ins MEMrr:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 "ld [$addr], $dst",
308 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
309def LDri : F3_2<3, 0b000000,
Evan Chengb783fa32007-07-19 01:14:50 +0000310 (outs IntRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 "ld [$addr], $dst",
312 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
313
314// Section B.2 - Load Floating-point Instructions, p. 92
315def LDFrr : F3_1<3, 0b100000,
Evan Chengb783fa32007-07-19 01:14:50 +0000316 (outs FPRegs:$dst), (ins MEMrr:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 "ld [$addr], $dst",
318 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
319def LDFri : F3_2<3, 0b100000,
Evan Chengb783fa32007-07-19 01:14:50 +0000320 (outs FPRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 "ld [$addr], $dst",
322 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
323def LDDFrr : F3_1<3, 0b100011,
Evan Chengb783fa32007-07-19 01:14:50 +0000324 (outs DFPRegs:$dst), (ins MEMrr:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 "ldd [$addr], $dst",
326 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
327def LDDFri : F3_2<3, 0b100011,
Evan Chengb783fa32007-07-19 01:14:50 +0000328 (outs DFPRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 "ldd [$addr], $dst",
330 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
331
332// Section B.4 - Store Integer Instructions, p. 95
333def STBrr : F3_1<3, 0b000101,
Evan Chengb783fa32007-07-19 01:14:50 +0000334 (outs), (ins MEMrr:$addr, IntRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 "stb $src, [$addr]",
336 [(truncstorei8 IntRegs:$src, ADDRrr:$addr)]>;
337def STBri : F3_2<3, 0b000101,
Evan Chengb783fa32007-07-19 01:14:50 +0000338 (outs), (ins MEMri:$addr, IntRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 "stb $src, [$addr]",
340 [(truncstorei8 IntRegs:$src, ADDRri:$addr)]>;
341def STHrr : F3_1<3, 0b000110,
Evan Chengb783fa32007-07-19 01:14:50 +0000342 (outs), (ins MEMrr:$addr, IntRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 "sth $src, [$addr]",
344 [(truncstorei16 IntRegs:$src, ADDRrr:$addr)]>;
345def STHri : F3_2<3, 0b000110,
Evan Chengb783fa32007-07-19 01:14:50 +0000346 (outs), (ins MEMri:$addr, IntRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 "sth $src, [$addr]",
348 [(truncstorei16 IntRegs:$src, ADDRri:$addr)]>;
349def STrr : F3_1<3, 0b000100,
Evan Chengb783fa32007-07-19 01:14:50 +0000350 (outs), (ins MEMrr:$addr, IntRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 "st $src, [$addr]",
352 [(store IntRegs:$src, ADDRrr:$addr)]>;
353def STri : F3_2<3, 0b000100,
Evan Chengb783fa32007-07-19 01:14:50 +0000354 (outs), (ins MEMri:$addr, IntRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 "st $src, [$addr]",
356 [(store IntRegs:$src, ADDRri:$addr)]>;
357
358// Section B.5 - Store Floating-point Instructions, p. 97
359def STFrr : F3_1<3, 0b100100,
Evan Chengb783fa32007-07-19 01:14:50 +0000360 (outs), (ins MEMrr:$addr, FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 "st $src, [$addr]",
362 [(store FPRegs:$src, ADDRrr:$addr)]>;
363def STFri : F3_2<3, 0b100100,
Evan Chengb783fa32007-07-19 01:14:50 +0000364 (outs), (ins MEMri:$addr, FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 "st $src, [$addr]",
366 [(store FPRegs:$src, ADDRri:$addr)]>;
367def STDFrr : F3_1<3, 0b100111,
Evan Chengb783fa32007-07-19 01:14:50 +0000368 (outs), (ins MEMrr:$addr, DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 "std $src, [$addr]",
370 [(store DFPRegs:$src, ADDRrr:$addr)]>;
371def STDFri : F3_2<3, 0b100111,
Evan Chengb783fa32007-07-19 01:14:50 +0000372 (outs), (ins MEMri:$addr, DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 "std $src, [$addr]",
374 [(store DFPRegs:$src, ADDRri:$addr)]>;
375
376// Section B.9 - SETHI Instruction, p. 104
377def SETHIi: F2_1<0b100,
Evan Chengb783fa32007-07-19 01:14:50 +0000378 (outs IntRegs:$dst), (ins i32imm:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 "sethi $src, $dst",
380 [(set IntRegs:$dst, SETHIimm:$src)]>;
381
382// Section B.10 - NOP Instruction, p. 105
383// (It's a special case of SETHI)
384let rd = 0, imm22 = 0 in
Evan Chengb783fa32007-07-19 01:14:50 +0000385 def NOP : F2_1<0b100, (outs), (ins), "nop", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386
387// Section B.11 - Logical Instructions, p. 106
388defm AND : F3_12<"and", 0b000001, and>;
389
390def ANDNrr : F3_1<2, 0b000101,
Evan Chengb783fa32007-07-19 01:14:50 +0000391 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 "andn $b, $c, $dst",
393 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
394def ANDNri : F3_2<2, 0b000101,
Evan Chengb783fa32007-07-19 01:14:50 +0000395 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 "andn $b, $c, $dst", []>;
397
398defm OR : F3_12<"or", 0b000010, or>;
399
400def ORNrr : F3_1<2, 0b000110,
Evan Chengb783fa32007-07-19 01:14:50 +0000401 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 "orn $b, $c, $dst",
403 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
404def ORNri : F3_2<2, 0b000110,
Evan Chengb783fa32007-07-19 01:14:50 +0000405 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 "orn $b, $c, $dst", []>;
407defm XOR : F3_12<"xor", 0b000011, xor>;
408
409def XNORrr : F3_1<2, 0b000111,
Evan Chengb783fa32007-07-19 01:14:50 +0000410 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 "xnor $b, $c, $dst",
412 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
413def XNORri : F3_2<2, 0b000111,
Evan Chengb783fa32007-07-19 01:14:50 +0000414 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415 "xnor $b, $c, $dst", []>;
416
417// Section B.12 - Shift Instructions, p. 107
418defm SLL : F3_12<"sll", 0b100101, shl>;
419defm SRL : F3_12<"srl", 0b100110, srl>;
420defm SRA : F3_12<"sra", 0b100111, sra>;
421
422// Section B.13 - Add Instructions, p. 108
423defm ADD : F3_12<"add", 0b000000, add>;
424
425// "LEA" forms of add (patterns to make tblgen happy)
426def LEA_ADDri : F3_2<2, 0b000000,
Evan Chengb783fa32007-07-19 01:14:50 +0000427 (outs IntRegs:$dst), (ins MEMri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 "add ${addr:arith}, $dst",
429 [(set IntRegs:$dst, ADDRri:$addr)]>;
430
431defm ADDCC : F3_12<"addcc", 0b010000, addc>;
432defm ADDX : F3_12<"addx", 0b001000, adde>;
433
434// Section B.15 - Subtract Instructions, p. 110
435defm SUB : F3_12 <"sub" , 0b000100, sub>;
436defm SUBX : F3_12 <"subx" , 0b001100, sube>;
437defm SUBCC : F3_12 <"subcc", 0b010100, SPcmpicc>;
438
439def SUBXCCrr: F3_1<2, 0b011100,
Evan Chengb783fa32007-07-19 01:14:50 +0000440 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 "subxcc $b, $c, $dst", []>;
442
443// Section B.18 - Multiply Instructions, p. 113
444defm UMUL : F3_12np<"umul", 0b001010>;
445defm SMUL : F3_12 <"smul", 0b001011, mul>;
446
447
448// Section B.19 - Divide Instructions, p. 115
449defm UDIV : F3_12np<"udiv", 0b001110>;
450defm SDIV : F3_12np<"sdiv", 0b001111>;
451
452// Section B.20 - SAVE and RESTORE, p. 117
453defm SAVE : F3_12np<"save" , 0b111100>;
454defm RESTORE : F3_12np<"restore", 0b111101>;
455
456// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
457
458// conditional branch class:
Evan Chengb783fa32007-07-19 01:14:50 +0000459class BranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
460 : F2_2<cc, 0b010, (outs), ins, asmstr, pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 let isBranch = 1;
462 let isTerminator = 1;
463 let hasDelaySlot = 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464}
465
466let isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000467 def BA : BranchSP<0b1000, (ins brtarget:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 "ba $dst",
469 [(br bb:$dst)]>;
470
471// FIXME: the encoding for the JIT should look at the condition field.
Evan Chengb783fa32007-07-19 01:14:50 +0000472def BCOND : BranchSP<0, (ins brtarget:$dst, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 "b$cc $dst",
474 [(SPbricc bb:$dst, imm:$cc)]>;
475
476
477// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
478
479// floating-point conditional branch class:
Evan Chengb783fa32007-07-19 01:14:50 +0000480class FPBranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
481 : F2_2<cc, 0b110, (outs), ins, asmstr, pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 let isBranch = 1;
483 let isTerminator = 1;
484 let hasDelaySlot = 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485}
486
487// FIXME: the encoding for the JIT should look at the condition field.
Evan Chengb783fa32007-07-19 01:14:50 +0000488def FBCOND : FPBranchSP<0, (ins brtarget:$dst, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 "fb$cc $dst",
490 [(SPbrfcc bb:$dst, imm:$cc)]>;
491
492
493// Section B.24 - Call and Link Instruction, p. 125
494// This is the only Format 1 instruction
495let Uses = [O0, O1, O2, O3, O4, O5],
Evan Cheng37e7c752007-07-21 00:34:19 +0000496 hasDelaySlot = 1, isCall = 1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
498 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000499 def CALL : InstSP<(outs), (ins calltarget:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 "call $dst", []> {
501 bits<30> disp;
502 let op = 1;
503 let Inst{29-0} = disp;
504 }
505
506 // indirect calls
507 def JMPLrr : F3_1<2, 0b111000,
Evan Chengb783fa32007-07-19 01:14:50 +0000508 (outs), (ins MEMrr:$ptr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 "call $ptr",
510 [(call ADDRrr:$ptr)]>;
511 def JMPLri : F3_2<2, 0b111000,
Evan Chengb783fa32007-07-19 01:14:50 +0000512 (outs), (ins MEMri:$ptr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 "call $ptr",
514 [(call ADDRri:$ptr)]>;
515}
516
517// Section B.28 - Read State Register Instructions
518def RDY : F3_1<2, 0b101000,
Evan Chengb783fa32007-07-19 01:14:50 +0000519 (outs IntRegs:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 "rd %y, $dst", []>;
521
522// Section B.29 - Write State Register Instructions
523def WRYrr : F3_1<2, 0b110000,
Evan Chengb783fa32007-07-19 01:14:50 +0000524 (outs), (ins IntRegs:$b, IntRegs:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 "wr $b, $c, %y", []>;
526def WRYri : F3_2<2, 0b110000,
Evan Chengb783fa32007-07-19 01:14:50 +0000527 (outs), (ins IntRegs:$b, i32imm:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 "wr $b, $c, %y", []>;
529
530// Convert Integer to Floating-point Instructions, p. 141
531def FITOS : F3_3<2, 0b110100, 0b011000100,
Evan Chengb783fa32007-07-19 01:14:50 +0000532 (outs FPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 "fitos $src, $dst",
534 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>;
535def FITOD : F3_3<2, 0b110100, 0b011001000,
Evan Chengb783fa32007-07-19 01:14:50 +0000536 (outs DFPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 "fitod $src, $dst",
538 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>;
539
540// Convert Floating-point to Integer Instructions, p. 142
541def FSTOI : F3_3<2, 0b110100, 0b011010001,
Evan Chengb783fa32007-07-19 01:14:50 +0000542 (outs FPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 "fstoi $src, $dst",
544 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>;
545def FDTOI : F3_3<2, 0b110100, 0b011010010,
Evan Chengb783fa32007-07-19 01:14:50 +0000546 (outs FPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 "fdtoi $src, $dst",
548 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>;
549
550// Convert between Floating-point Formats Instructions, p. 143
551def FSTOD : F3_3<2, 0b110100, 0b011001001,
Evan Chengb783fa32007-07-19 01:14:50 +0000552 (outs DFPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 "fstod $src, $dst",
554 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
555def FDTOS : F3_3<2, 0b110100, 0b011000110,
Evan Chengb783fa32007-07-19 01:14:50 +0000556 (outs FPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 "fdtos $src, $dst",
558 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
559
560// Floating-point Move Instructions, p. 144
561def FMOVS : F3_3<2, 0b110100, 0b000000001,
Evan Chengb783fa32007-07-19 01:14:50 +0000562 (outs FPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 "fmovs $src, $dst", []>;
564def FNEGS : F3_3<2, 0b110100, 0b000000101,
Evan Chengb783fa32007-07-19 01:14:50 +0000565 (outs FPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 "fnegs $src, $dst",
567 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
568def FABSS : F3_3<2, 0b110100, 0b000001001,
Evan Chengb783fa32007-07-19 01:14:50 +0000569 (outs FPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 "fabss $src, $dst",
571 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
572
573
574// Floating-point Square Root Instructions, p.145
575def FSQRTS : F3_3<2, 0b110100, 0b000101001,
Evan Chengb783fa32007-07-19 01:14:50 +0000576 (outs FPRegs:$dst), (ins FPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 "fsqrts $src, $dst",
578 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
579def FSQRTD : F3_3<2, 0b110100, 0b000101010,
Evan Chengb783fa32007-07-19 01:14:50 +0000580 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 "fsqrtd $src, $dst",
582 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
583
584
585
586// Floating-point Add and Subtract Instructions, p. 146
587def FADDS : F3_3<2, 0b110100, 0b001000001,
Evan Chengb783fa32007-07-19 01:14:50 +0000588 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 "fadds $src1, $src2, $dst",
590 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
591def FADDD : F3_3<2, 0b110100, 0b001000010,
Evan Chengb783fa32007-07-19 01:14:50 +0000592 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 "faddd $src1, $src2, $dst",
594 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
595def FSUBS : F3_3<2, 0b110100, 0b001000101,
Evan Chengb783fa32007-07-19 01:14:50 +0000596 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 "fsubs $src1, $src2, $dst",
598 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
599def FSUBD : F3_3<2, 0b110100, 0b001000110,
Evan Chengb783fa32007-07-19 01:14:50 +0000600 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 "fsubd $src1, $src2, $dst",
602 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
603
604// Floating-point Multiply and Divide Instructions, p. 147
605def FMULS : F3_3<2, 0b110100, 0b001001001,
Evan Chengb783fa32007-07-19 01:14:50 +0000606 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 "fmuls $src1, $src2, $dst",
608 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
609def FMULD : F3_3<2, 0b110100, 0b001001010,
Evan Chengb783fa32007-07-19 01:14:50 +0000610 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 "fmuld $src1, $src2, $dst",
612 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
613def FSMULD : F3_3<2, 0b110100, 0b001101001,
Evan Chengb783fa32007-07-19 01:14:50 +0000614 (outs DFPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 "fsmuld $src1, $src2, $dst",
616 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
617 (fextend FPRegs:$src2)))]>;
618def FDIVS : F3_3<2, 0b110100, 0b001001101,
Evan Chengb783fa32007-07-19 01:14:50 +0000619 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 "fdivs $src1, $src2, $dst",
621 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
622def FDIVD : F3_3<2, 0b110100, 0b001001110,
Evan Chengb783fa32007-07-19 01:14:50 +0000623 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 "fdivd $src1, $src2, $dst",
625 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
626
627// Floating-point Compare Instructions, p. 148
628// Note: the 2nd template arg is different for these guys.
629// Note 2: the result of a FCMP is not available until the 2nd cycle
630// after the instr is retired, but there is no interlock. This behavior
631// is modelled with a forced noop after the instruction.
632def FCMPS : F3_3<2, 0b110101, 0b001010001,
Evan Chengb783fa32007-07-19 01:14:50 +0000633 (outs), (ins FPRegs:$src1, FPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 "fcmps $src1, $src2\n\tnop",
635 [(SPcmpfcc FPRegs:$src1, FPRegs:$src2)]>;
636def FCMPD : F3_3<2, 0b110101, 0b001010010,
Evan Chengb783fa32007-07-19 01:14:50 +0000637 (outs), (ins DFPRegs:$src1, DFPRegs:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 "fcmpd $src1, $src2\n\tnop",
639 [(SPcmpfcc DFPRegs:$src1, DFPRegs:$src2)]>;
640
641
642//===----------------------------------------------------------------------===//
643// V9 Instructions
644//===----------------------------------------------------------------------===//
645
646// V9 Conditional Moves.
647let Predicates = [HasV9], isTwoAddress = 1 in {
648 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
649 // FIXME: Add instruction encodings for the JIT some day.
650 def MOVICCrr
Evan Chengb783fa32007-07-19 01:14:50 +0000651 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 "mov$cc %icc, $F, $dst",
653 [(set IntRegs:$dst,
654 (SPselecticc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
655 def MOVICCri
Evan Chengb783fa32007-07-19 01:14:50 +0000656 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 "mov$cc %icc, $F, $dst",
658 [(set IntRegs:$dst,
659 (SPselecticc simm11:$F, IntRegs:$T, imm:$cc))]>;
660
661 def MOVFCCrr
Evan Chengb783fa32007-07-19 01:14:50 +0000662 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 "mov$cc %fcc0, $F, $dst",
664 [(set IntRegs:$dst,
665 (SPselectfcc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
666 def MOVFCCri
Evan Chengb783fa32007-07-19 01:14:50 +0000667 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 "mov$cc %fcc0, $F, $dst",
669 [(set IntRegs:$dst,
670 (SPselectfcc simm11:$F, IntRegs:$T, imm:$cc))]>;
671
672 def FMOVS_ICC
Evan Chengb783fa32007-07-19 01:14:50 +0000673 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 "fmovs$cc %icc, $F, $dst",
675 [(set FPRegs:$dst,
676 (SPselecticc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
677 def FMOVD_ICC
Evan Chengb783fa32007-07-19 01:14:50 +0000678 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 "fmovd$cc %icc, $F, $dst",
680 [(set DFPRegs:$dst,
681 (SPselecticc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
682 def FMOVS_FCC
Evan Chengb783fa32007-07-19 01:14:50 +0000683 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 "fmovs$cc %fcc0, $F, $dst",
685 [(set FPRegs:$dst,
686 (SPselectfcc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
687 def FMOVD_FCC
Evan Chengb783fa32007-07-19 01:14:50 +0000688 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 "fmovd$cc %fcc0, $F, $dst",
690 [(set DFPRegs:$dst,
691 (SPselectfcc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
692
693}
694
695// Floating-Point Move Instructions, p. 164 of the V9 manual.
696let Predicates = [HasV9] in {
697 def FMOVD : F3_3<2, 0b110100, 0b000000010,
Evan Chengb783fa32007-07-19 01:14:50 +0000698 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 "fmovd $src, $dst", []>;
700 def FNEGD : F3_3<2, 0b110100, 0b000000110,
Evan Chengb783fa32007-07-19 01:14:50 +0000701 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 "fnegd $src, $dst",
703 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
704 def FABSD : F3_3<2, 0b110100, 0b000001010,
Evan Chengb783fa32007-07-19 01:14:50 +0000705 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706 "fabsd $src, $dst",
707 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
708}
709
710// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
711// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
712def POPCrr : F3_1<2, 0b101110,
Evan Chengb783fa32007-07-19 01:14:50 +0000713 (outs IntRegs:$dst), (ins IntRegs:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 "popc $src, $dst", []>, Requires<[HasV9]>;
715def : Pat<(ctpop IntRegs:$src),
716 (POPCrr (SLLri IntRegs:$src, 0))>;
717
718//===----------------------------------------------------------------------===//
719// Non-Instruction Patterns
720//===----------------------------------------------------------------------===//
721
722// Small immediates.
723def : Pat<(i32 simm13:$val),
724 (ORri G0, imm:$val)>;
725// Arbitrary immediates.
726def : Pat<(i32 imm:$val),
727 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
728
729// subc
730def : Pat<(subc IntRegs:$b, IntRegs:$c),
731 (SUBCCrr IntRegs:$b, IntRegs:$c)>;
732def : Pat<(subc IntRegs:$b, simm13:$val),
733 (SUBCCri IntRegs:$b, imm:$val)>;
734
735// Global addresses, constant pool entries
736def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
737def : Pat<(SPlo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
738def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
739def : Pat<(SPlo tconstpool:$in), (ORri G0, tconstpool:$in)>;
740
741// Add reg, lo. This is used when taking the addr of a global/constpool entry.
742def : Pat<(add IntRegs:$r, (SPlo tglobaladdr:$in)),
743 (ADDri IntRegs:$r, tglobaladdr:$in)>;
744def : Pat<(add IntRegs:$r, (SPlo tconstpool:$in)),
745 (ADDri IntRegs:$r, tconstpool:$in)>;
746
747// Calls:
748def : Pat<(call tglobaladdr:$dst),
749 (CALL tglobaladdr:$dst)>;
750def : Pat<(call texternalsym:$dst),
751 (CALL texternalsym:$dst)>;
752
753def : Pat<(ret), (RETL)>;
754
755// Map integer extload's to zextloads.
756def : Pat<(i32 (extloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
757def : Pat<(i32 (extloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;
758def : Pat<(i32 (extloadi8 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
759def : Pat<(i32 (extloadi8 ADDRri:$src)), (LDUBri ADDRri:$src)>;
760def : Pat<(i32 (extloadi16 ADDRrr:$src)), (LDUHrr ADDRrr:$src)>;
761def : Pat<(i32 (extloadi16 ADDRri:$src)), (LDUHri ADDRri:$src)>;
762
763// zextload bool -> zextload byte
764def : Pat<(i32 (zextloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
765def : Pat<(i32 (zextloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;