Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a pattern matching instruction selector for Alpha, |
| 11 | // converting from a legalized dag to a Alpha dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "Alpha.h" |
| 16 | #include "AlphaTargetMachine.h" |
| 17 | #include "AlphaISelLowering.h" |
| 18 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/SelectionDAG.h" |
| 23 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 24 | #include "llvm/Target/TargetOptions.h" |
| 25 | #include "llvm/Constants.h" |
| 26 | #include "llvm/DerivedTypes.h" |
| 27 | #include "llvm/GlobalValue.h" |
| 28 | #include "llvm/Intrinsics.h" |
Chris Lattner | 93c741a | 2008-02-03 05:43:57 +0000 | [diff] [blame] | 29 | #include "llvm/Support/Compiler.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 30 | #include "llvm/Support/Debug.h" |
| 31 | #include "llvm/Support/MathExtras.h" |
| 32 | #include <algorithm> |
| 33 | #include <queue> |
| 34 | #include <set> |
| 35 | using namespace llvm; |
| 36 | |
| 37 | namespace { |
| 38 | |
| 39 | //===--------------------------------------------------------------------===// |
| 40 | /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine |
| 41 | /// instructions for SelectionDAG operations. |
| 42 | class AlphaDAGToDAGISel : public SelectionDAGISel { |
| 43 | AlphaTargetLowering AlphaLowering; |
| 44 | |
| 45 | static const int64_t IMM_LOW = -32768; |
| 46 | static const int64_t IMM_HIGH = 32767; |
| 47 | static const int64_t IMM_MULT = 65536; |
| 48 | static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT; |
| 49 | static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT; |
| 50 | |
| 51 | static int64_t get_ldah16(int64_t x) { |
| 52 | int64_t y = x / IMM_MULT; |
| 53 | if (x % IMM_MULT > IMM_HIGH) |
| 54 | ++y; |
| 55 | return y; |
| 56 | } |
| 57 | |
| 58 | static int64_t get_lda16(int64_t x) { |
| 59 | return x - get_ldah16(x) * IMM_MULT; |
| 60 | } |
| 61 | |
| 62 | /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot |
| 63 | /// instruction (if not, return 0). Note that this code accepts partial |
| 64 | /// zap masks. For example (and LHS, 1) is a valid zap, as long we know |
| 65 | /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are |
| 66 | /// in checking mode. If LHS is null, we assume that the mask has already |
| 67 | /// been validated before. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 68 | uint64_t get_zapImm(SDValue LHS, uint64_t Constant) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 69 | uint64_t BitsToCheck = 0; |
| 70 | unsigned Result = 0; |
| 71 | for (unsigned i = 0; i != 8; ++i) { |
| 72 | if (((Constant >> 8*i) & 0xFF) == 0) { |
| 73 | // nothing to do. |
| 74 | } else { |
| 75 | Result |= 1 << i; |
| 76 | if (((Constant >> 8*i) & 0xFF) == 0xFF) { |
| 77 | // If the entire byte is set, zapnot the byte. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 78 | } else if (LHS.getNode() == 0) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 79 | // Otherwise, if the mask was previously validated, we know its okay |
| 80 | // to zapnot this entire byte even though all the bits aren't set. |
| 81 | } else { |
| 82 | // Otherwise we don't know that the it's okay to zapnot this entire |
| 83 | // byte. Only do this iff we can prove that the missing bits are |
| 84 | // already null, so the bytezap doesn't need to really null them. |
| 85 | BitsToCheck |= ~Constant & (0xFF << 8*i); |
| 86 | } |
| 87 | } |
| 88 | } |
| 89 | |
| 90 | // If there are missing bits in a byte (for example, X & 0xEF00), check to |
| 91 | // see if the missing bits (0x1000) are already known zero if not, the zap |
| 92 | // isn't okay to do, as it won't clear all the required bits. |
| 93 | if (BitsToCheck && |
Dan Gohman | 07961cd | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 94 | !CurDAG->MaskedValueIsZero(LHS, |
| 95 | APInt(LHS.getValueSizeInBits(), |
| 96 | BitsToCheck))) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 97 | return 0; |
| 98 | |
| 99 | return Result; |
| 100 | } |
| 101 | |
| 102 | static uint64_t get_zapImm(uint64_t x) { |
| 103 | unsigned build = 0; |
| 104 | for(int i = 0; i != 8; ++i) { |
| 105 | if ((x & 0x00FF) == 0x00FF) |
| 106 | build |= 1 << i; |
| 107 | else if ((x & 0x00FF) != 0) |
| 108 | return 0; |
| 109 | x >>= 8; |
| 110 | } |
| 111 | return build; |
| 112 | } |
| 113 | |
| 114 | |
| 115 | static uint64_t getNearPower2(uint64_t x) { |
| 116 | if (!x) return 0; |
| 117 | unsigned at = CountLeadingZeros_64(x); |
| 118 | uint64_t complow = 1 << (63 - at); |
| 119 | uint64_t comphigh = 1 << (64 - at); |
| 120 | //cerr << x << ":" << complow << ":" << comphigh << "\n"; |
| 121 | if (abs(complow - x) <= abs(comphigh - x)) |
| 122 | return complow; |
| 123 | else |
| 124 | return comphigh; |
| 125 | } |
| 126 | |
| 127 | static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) { |
| 128 | uint64_t y = getNearPower2(x); |
| 129 | if (swap) |
| 130 | return (y - x) == r; |
| 131 | else |
| 132 | return (x - y) == r; |
| 133 | } |
| 134 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 135 | static bool isFPZ(SDValue N) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 136 | ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N); |
Dale Johannesen | df8a831 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 137 | return (CN && (CN->getValueAPF().isZero())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 138 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 139 | static bool isFPZn(SDValue N) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 140 | ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N); |
Dale Johannesen | df8a831 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 141 | return (CN && CN->getValueAPF().isNegZero()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 142 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 143 | static bool isFPZp(SDValue N) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 144 | ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N); |
Dale Johannesen | df8a831 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 145 | return (CN && CN->getValueAPF().isPosZero()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | public: |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 149 | explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 150 | : SelectionDAGISel(AlphaLowering), |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 151 | AlphaLowering(*TM.getTargetLowering()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 152 | {} |
| 153 | |
| 154 | /// getI64Imm - Return a target constant with the specified value, of type |
| 155 | /// i64. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 156 | inline SDValue getI64Imm(int64_t Imm) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 157 | return CurDAG->getTargetConstant(Imm, MVT::i64); |
| 158 | } |
| 159 | |
| 160 | // Select - Convert the specified operand from a target-independent to a |
| 161 | // target-specific node if it hasn't already been changed. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 162 | SDNode *Select(SDValue Op); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 163 | |
Evan Cheng | 34fd4f3 | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 164 | /// InstructionSelect - This callback is invoked by |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 165 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Dan Gohman | 14a6644 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 166 | virtual void InstructionSelect(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 167 | |
| 168 | virtual const char *getPassName() const { |
| 169 | return "Alpha DAG->DAG Pattern Instruction Selection"; |
| 170 | } |
| 171 | |
| 172 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 173 | /// inline asm expressions. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 174 | virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 175 | char ConstraintCode, |
Dan Gohman | 14a6644 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 176 | std::vector<SDValue> &OutOps) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 177 | SDValue Op0; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 178 | switch (ConstraintCode) { |
| 179 | default: return true; |
| 180 | case 'm': // memory |
| 181 | Op0 = Op; |
| 182 | AddToISelQueue(Op0); |
| 183 | break; |
| 184 | } |
| 185 | |
| 186 | OutOps.push_back(Op0); |
| 187 | return false; |
| 188 | } |
| 189 | |
| 190 | // Include the pieces autogenerated from the target description. |
| 191 | #include "AlphaGenDAGISel.inc" |
| 192 | |
| 193 | private: |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 194 | SDValue getGlobalBaseReg(); |
| 195 | SDValue getGlobalRetAddr(); |
| 196 | void SelectCALL(SDValue Op); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 197 | |
| 198 | }; |
| 199 | } |
| 200 | |
| 201 | /// getGlobalBaseReg - Output the instructions required to put the |
| 202 | /// GOT address into a register. |
| 203 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 204 | SDValue AlphaDAGToDAGISel::getGlobalBaseReg() { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 205 | unsigned GP = 0; |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 206 | for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(), |
| 207 | ee = RegInfo->livein_end(); ii != ee; ++ii) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 208 | if (ii->first == Alpha::R29) { |
| 209 | GP = ii->second; |
| 210 | break; |
| 211 | } |
| 212 | assert(GP && "GOT PTR not in liveins"); |
| 213 | return CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 214 | GP, MVT::i64); |
| 215 | } |
| 216 | |
| 217 | /// getRASaveReg - Grab the return address |
| 218 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 219 | SDValue AlphaDAGToDAGISel::getGlobalRetAddr() { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 220 | unsigned RA = 0; |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 221 | for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(), |
| 222 | ee = RegInfo->livein_end(); ii != ee; ++ii) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 223 | if (ii->first == Alpha::R26) { |
| 224 | RA = ii->second; |
| 225 | break; |
| 226 | } |
| 227 | assert(RA && "RA PTR not in liveins"); |
| 228 | return CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 229 | RA, MVT::i64); |
| 230 | } |
| 231 | |
Evan Cheng | 34fd4f3 | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 232 | /// InstructionSelect - This callback is invoked by |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 233 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Dan Gohman | 14a6644 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 234 | void AlphaDAGToDAGISel::InstructionSelect() { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 235 | DEBUG(BB->dump()); |
| 236 | |
| 237 | // Select target instructions for the DAG. |
Dan Gohman | bd3f882 | 2008-08-21 16:36:34 +0000 | [diff] [blame] | 238 | SelectRoot(); |
Dan Gohman | 14a6644 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 239 | CurDAG->RemoveDeadNodes(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 240 | } |
| 241 | |
| 242 | // Select - Convert the specified operand from a target-independent to a |
| 243 | // target-specific node if it hasn't already been changed. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 244 | SDNode *AlphaDAGToDAGISel::Select(SDValue Op) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 245 | SDNode *N = Op.getNode(); |
Dan Gohman | bd68c79 | 2008-07-17 19:10:17 +0000 | [diff] [blame] | 246 | if (N->isMachineOpcode()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 247 | return NULL; // Already selected. |
| 248 | } |
| 249 | |
| 250 | switch (N->getOpcode()) { |
| 251 | default: break; |
| 252 | case AlphaISD::CALL: |
| 253 | SelectCALL(Op); |
| 254 | return NULL; |
| 255 | |
| 256 | case ISD::FrameIndex: { |
| 257 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 258 | return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64, |
| 259 | CurDAG->getTargetFrameIndex(FI, MVT::i32), |
| 260 | getI64Imm(0)); |
| 261 | } |
| 262 | case ISD::GLOBAL_OFFSET_TABLE: { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 263 | SDValue Result = getGlobalBaseReg(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 264 | ReplaceUses(Op, Result); |
| 265 | return NULL; |
| 266 | } |
| 267 | case AlphaISD::GlobalRetAddr: { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 268 | SDValue Result = getGlobalRetAddr(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 269 | ReplaceUses(Op, Result); |
| 270 | return NULL; |
| 271 | } |
| 272 | |
| 273 | case AlphaISD::DivCall: { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 274 | SDValue Chain = CurDAG->getEntryNode(); |
| 275 | SDValue N0 = Op.getOperand(0); |
| 276 | SDValue N1 = Op.getOperand(1); |
| 277 | SDValue N2 = Op.getOperand(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 278 | AddToISelQueue(N0); |
| 279 | AddToISelQueue(N1); |
| 280 | AddToISelQueue(N2); |
| 281 | Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 282 | SDValue(0,0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 283 | Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2, |
| 284 | Chain.getValue(1)); |
| 285 | Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0, |
| 286 | Chain.getValue(1)); |
| 287 | SDNode *CNode = |
| 288 | CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag, |
| 289 | Chain, Chain.getValue(1)); |
| 290 | Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 291 | SDValue(CNode, 1)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 292 | return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain); |
| 293 | } |
| 294 | |
| 295 | case ISD::READCYCLECOUNTER: { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 296 | SDValue Chain = N->getOperand(0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 297 | AddToISelQueue(Chain); //Select chain |
| 298 | return CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other, |
| 299 | Chain); |
| 300 | } |
| 301 | |
| 302 | case ISD::Constant: { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 303 | uint64_t uval = cast<ConstantSDNode>(N)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 304 | |
| 305 | if (uval == 0) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 306 | SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 307 | Alpha::R31, MVT::i64); |
| 308 | ReplaceUses(Op, Result); |
| 309 | return NULL; |
| 310 | } |
| 311 | |
| 312 | int64_t val = (int64_t)uval; |
| 313 | int32_t val32 = (int32_t)val; |
| 314 | if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT && |
| 315 | val >= IMM_LOW + IMM_LOW * IMM_MULT) |
| 316 | break; //(LDAH (LDA)) |
| 317 | if ((uval >> 32) == 0 && //empty upper bits |
| 318 | val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT) |
| 319 | // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true |
| 320 | break; //(zext (LDAH (LDA))) |
| 321 | //Else use the constant pool |
| 322 | ConstantInt *C = ConstantInt::get(Type::Int64Ty, uval); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 323 | SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 324 | SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI, |
| 325 | getGlobalBaseReg()); |
| 326 | return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 327 | CPI, SDValue(Tmp, 0), CurDAG->getEntryNode()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 328 | } |
| 329 | case ISD::TargetConstantFP: { |
| 330 | ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N); |
| 331 | bool isDouble = N->getValueType(0) == MVT::f64; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 332 | MVT T = isDouble ? MVT::f64 : MVT::f32; |
Dale Johannesen | df8a831 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 333 | if (CN->getValueAPF().isPosZero()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 334 | return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS, |
| 335 | T, CurDAG->getRegister(Alpha::F31, T), |
| 336 | CurDAG->getRegister(Alpha::F31, T)); |
Dale Johannesen | df8a831 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 337 | } else if (CN->getValueAPF().isNegZero()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 338 | return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS, |
| 339 | T, CurDAG->getRegister(Alpha::F31, T), |
| 340 | CurDAG->getRegister(Alpha::F31, T)); |
| 341 | } else { |
| 342 | abort(); |
| 343 | } |
| 344 | break; |
| 345 | } |
| 346 | |
| 347 | case ISD::SETCC: |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 348 | if (N->getOperand(0).getNode()->getValueType(0).isFloatingPoint()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 349 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
| 350 | |
| 351 | unsigned Opc = Alpha::WTF; |
| 352 | bool rev = false; |
| 353 | bool inv = false; |
| 354 | switch(CC) { |
| 355 | default: DEBUG(N->dump(CurDAG)); assert(0 && "Unknown FP comparison!"); |
| 356 | case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ: |
| 357 | Opc = Alpha::CMPTEQ; break; |
| 358 | case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT: |
| 359 | Opc = Alpha::CMPTLT; break; |
| 360 | case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE: |
| 361 | Opc = Alpha::CMPTLE; break; |
| 362 | case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT: |
| 363 | Opc = Alpha::CMPTLT; rev = true; break; |
| 364 | case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE: |
| 365 | Opc = Alpha::CMPTLE; rev = true; break; |
| 366 | case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE: |
| 367 | Opc = Alpha::CMPTEQ; inv = true; break; |
| 368 | case ISD::SETO: |
| 369 | Opc = Alpha::CMPTUN; inv = true; break; |
| 370 | case ISD::SETUO: |
| 371 | Opc = Alpha::CMPTUN; break; |
| 372 | }; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 373 | SDValue tmp1 = N->getOperand(rev?1:0); |
| 374 | SDValue tmp2 = N->getOperand(rev?0:1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 375 | AddToISelQueue(tmp1); |
| 376 | AddToISelQueue(tmp2); |
| 377 | SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64, tmp1, tmp2); |
| 378 | if (inv) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 379 | cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDValue(cmp, 0), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 380 | CurDAG->getRegister(Alpha::F31, MVT::f64)); |
| 381 | switch(CC) { |
| 382 | case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE: |
| 383 | case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE: |
| 384 | { |
| 385 | SDNode* cmp2 = CurDAG->getTargetNode(Alpha::CMPTUN, MVT::f64, |
| 386 | tmp1, tmp2); |
| 387 | cmp = CurDAG->getTargetNode(Alpha::ADDT, MVT::f64, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 388 | SDValue(cmp2, 0), SDValue(cmp, 0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 389 | break; |
| 390 | } |
| 391 | default: break; |
| 392 | } |
| 393 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 394 | SDNode* LD = CurDAG->getTargetNode(Alpha::FTOIT, MVT::i64, SDValue(cmp, 0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 395 | return CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64, |
| 396 | CurDAG->getRegister(Alpha::R31, MVT::i64), |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 397 | SDValue(LD,0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 398 | } |
| 399 | break; |
| 400 | |
| 401 | case ISD::SELECT: |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 402 | if (N->getValueType(0).isFloatingPoint() && |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 403 | (N->getOperand(0).getOpcode() != ISD::SETCC || |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 404 | !N->getOperand(0).getOperand(1).getValueType().isFloatingPoint())) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 405 | //This should be the condition not covered by the Patterns |
| 406 | //FIXME: Don't have SelectCode die, but rather return something testable |
| 407 | // so that things like this can be caught in fall though code |
| 408 | //move int to fp |
| 409 | bool isDouble = N->getValueType(0) == MVT::f64; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 410 | SDValue cond = N->getOperand(0); |
| 411 | SDValue TV = N->getOperand(1); |
| 412 | SDValue FV = N->getOperand(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 413 | AddToISelQueue(cond); |
| 414 | AddToISelQueue(TV); |
| 415 | AddToISelQueue(FV); |
| 416 | |
| 417 | SDNode* LD = CurDAG->getTargetNode(Alpha::ITOFT, MVT::f64, cond); |
| 418 | return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 419 | MVT::f64, FV, TV, SDValue(LD,0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 420 | } |
| 421 | break; |
| 422 | |
| 423 | case ISD::AND: { |
| 424 | ConstantSDNode* SC = NULL; |
| 425 | ConstantSDNode* MC = NULL; |
| 426 | if (N->getOperand(0).getOpcode() == ISD::SRL && |
| 427 | (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) && |
| 428 | (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 429 | uint64_t sval = SC->getZExtValue(); |
| 430 | uint64_t mval = MC->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 431 | // If the result is a zap, let the autogened stuff handle it. |
| 432 | if (get_zapImm(N->getOperand(0), mval)) |
| 433 | break; |
| 434 | // given mask X, and shift S, we want to see if there is any zap in the |
| 435 | // mask if we play around with the botton S bits |
| 436 | uint64_t dontcare = (~0ULL) >> (64 - sval); |
| 437 | uint64_t mask = mval << sval; |
| 438 | |
| 439 | if (get_zapImm(mask | dontcare)) |
| 440 | mask = mask | dontcare; |
| 441 | |
| 442 | if (get_zapImm(mask)) { |
| 443 | AddToISelQueue(N->getOperand(0).getOperand(0)); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 444 | SDValue Z = |
| 445 | SDValue(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 446 | N->getOperand(0).getOperand(0), |
| 447 | getI64Imm(get_zapImm(mask))), 0); |
| 448 | return CurDAG->getTargetNode(Alpha::SRLr, MVT::i64, Z, |
| 449 | getI64Imm(sval)); |
| 450 | } |
| 451 | } |
| 452 | break; |
| 453 | } |
| 454 | |
| 455 | } |
| 456 | |
| 457 | return SelectCode(Op); |
| 458 | } |
| 459 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 460 | void AlphaDAGToDAGISel::SelectCALL(SDValue Op) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 461 | //TODO: add flag stuff to prevent nondeturministic breakage! |
| 462 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 463 | SDNode *N = Op.getNode(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 464 | SDValue Chain = N->getOperand(0); |
| 465 | SDValue Addr = N->getOperand(1); |
| 466 | SDValue InFlag(0,0); // Null incoming flag value. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 467 | AddToISelQueue(Chain); |
| 468 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 469 | std::vector<SDValue> CallOperands; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 470 | std::vector<MVT> TypeOperands; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 471 | |
| 472 | //grab the arguments |
| 473 | for(int i = 2, e = N->getNumOperands(); i < e; ++i) { |
| 474 | TypeOperands.push_back(N->getOperand(i).getValueType()); |
| 475 | AddToISelQueue(N->getOperand(i)); |
| 476 | CallOperands.push_back(N->getOperand(i)); |
| 477 | } |
| 478 | int count = N->getNumOperands() - 2; |
| 479 | |
| 480 | static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18, |
| 481 | Alpha::R19, Alpha::R20, Alpha::R21}; |
| 482 | static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18, |
| 483 | Alpha::F19, Alpha::F20, Alpha::F21}; |
| 484 | |
| 485 | for (int i = 6; i < count; ++i) { |
| 486 | unsigned Opc = Alpha::WTF; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 487 | if (TypeOperands[i].isInteger()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 488 | Opc = Alpha::STQ; |
| 489 | } else if (TypeOperands[i] == MVT::f32) { |
| 490 | Opc = Alpha::STS; |
| 491 | } else if (TypeOperands[i] == MVT::f64) { |
| 492 | Opc = Alpha::STT; |
| 493 | } else |
| 494 | assert(0 && "Unknown operand"); |
| 495 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 496 | SDValue Ops[] = { CallOperands[i], getI64Imm((i - 6) * 8), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 497 | CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64), |
| 498 | Chain }; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 499 | Chain = SDValue(CurDAG->getTargetNode(Opc, MVT::Other, Ops, 4), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 500 | } |
| 501 | for (int i = 0; i < std::min(6, count); ++i) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 502 | if (TypeOperands[i].isInteger()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 503 | Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag); |
| 504 | InFlag = Chain.getValue(1); |
| 505 | } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) { |
| 506 | Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag); |
| 507 | InFlag = Chain.getValue(1); |
| 508 | } else |
| 509 | assert(0 && "Unknown operand"); |
| 510 | } |
| 511 | |
| 512 | // Finally, once everything is in registers to pass to the call, emit the |
| 513 | // call itself. |
| 514 | if (Addr.getOpcode() == AlphaISD::GPRelLo) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 515 | SDValue GOT = getGlobalBaseReg(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 516 | Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag); |
| 517 | InFlag = Chain.getValue(1); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 518 | Chain = SDValue(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 519 | Addr.getOperand(0), Chain, InFlag), 0); |
| 520 | } else { |
| 521 | AddToISelQueue(Addr); |
| 522 | Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag); |
| 523 | InFlag = Chain.getValue(1); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 524 | Chain = SDValue(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 525 | Chain, InFlag), 0); |
| 526 | } |
| 527 | InFlag = Chain.getValue(1); |
| 528 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 529 | std::vector<SDValue> CallResults; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 530 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 531 | switch (N->getValueType(0).getSimpleVT()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 532 | default: assert(0 && "Unexpected ret value!"); |
| 533 | case MVT::Other: break; |
| 534 | case MVT::i64: |
| 535 | Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1); |
| 536 | CallResults.push_back(Chain.getValue(0)); |
| 537 | break; |
| 538 | case MVT::f32: |
| 539 | Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1); |
| 540 | CallResults.push_back(Chain.getValue(0)); |
| 541 | break; |
| 542 | case MVT::f64: |
| 543 | Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1); |
| 544 | CallResults.push_back(Chain.getValue(0)); |
| 545 | break; |
| 546 | } |
| 547 | |
| 548 | CallResults.push_back(Chain); |
| 549 | for (unsigned i = 0, e = CallResults.size(); i != e; ++i) |
| 550 | ReplaceUses(Op.getValue(i), CallResults[i]); |
| 551 | } |
| 552 | |
| 553 | |
| 554 | /// createAlphaISelDag - This pass converts a legalized DAG into a |
| 555 | /// Alpha-specific DAG, ready for instruction scheduling. |
| 556 | /// |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 557 | FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 558 | return new AlphaDAGToDAGISel(TM); |
| 559 | } |