Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 1 | //===- PTXInstrInfo.cpp - PTX Instruction Information ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the PTX implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 14 | #include "PTX.h" |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 15 | #include "PTXInstrInfo.h" |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 17 | |
| 18 | using namespace llvm; |
| 19 | |
| 20 | #include "PTXGenInstrInfo.inc" |
| 21 | |
| 22 | PTXInstrInfo::PTXInstrInfo(PTXTargetMachine &_TM) |
| 23 | : TargetInstrInfoImpl(PTXInsts, array_lengthof(PTXInsts)), |
| 24 | RI(_TM, *this), TM(_TM) {} |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 25 | |
| 26 | static const struct map_entry { |
| 27 | const TargetRegisterClass *cls; |
| 28 | const int opcode; |
| 29 | } map[] = { |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame^] | 30 | { &PTX::RRegu16RegClass, PTX::MOVU16rr }, |
| 31 | { &PTX::RRegu32RegClass, PTX::MOVU32rr }, |
| 32 | { &PTX::RRegu64RegClass, PTX::MOVU64rr }, |
| 33 | { &PTX::RRegf32RegClass, PTX::MOVF32rr }, |
| 34 | { &PTX::RRegf64RegClass, PTX::MOVF64rr }, |
| 35 | { &PTX::PredsRegClass, PTX::MOVPREDrr } |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 36 | }; |
| 37 | |
| 38 | void PTXInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 39 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 40 | unsigned DstReg, unsigned SrcReg, |
| 41 | bool KillSrc) const { |
Che-Liang Chiou | f717202 | 2011-02-28 06:34:09 +0000 | [diff] [blame] | 42 | for (int i = 0, e = sizeof(map)/sizeof(map[0]); i != e; ++ i) { |
| 43 | if (map[i].cls->contains(DstReg, SrcReg)) { |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 44 | BuildMI(MBB, I, DL, |
Che-Liang Chiou | f717202 | 2011-02-28 06:34:09 +0000 | [diff] [blame] | 45 | get(map[i].opcode), DstReg).addReg(SrcReg, getKillRegState(KillSrc)); |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 46 | return; |
| 47 | } |
Che-Liang Chiou | f717202 | 2011-02-28 06:34:09 +0000 | [diff] [blame] | 48 | } |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 49 | |
| 50 | llvm_unreachable("Impossible reg-to-reg copy"); |
| 51 | } |
| 52 | |
| 53 | bool PTXInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 54 | MachineBasicBlock::iterator I, |
| 55 | unsigned DstReg, unsigned SrcReg, |
| 56 | const TargetRegisterClass *DstRC, |
| 57 | const TargetRegisterClass *SrcRC, |
| 58 | DebugLoc DL) const { |
| 59 | if (DstRC != SrcRC) |
| 60 | return false; |
| 61 | |
| 62 | for (int i = 0, e = sizeof(map)/sizeof(map[0]); i != e; ++ i) |
| 63 | if (DstRC == map[i].cls) { |
| 64 | MachineInstr *MI = BuildMI(MBB, I, DL, get(map[i].opcode), |
| 65 | DstReg).addReg(SrcReg); |
| 66 | if (MI->findFirstPredOperandIdx() == -1) { |
| 67 | MI->addOperand(MachineOperand::CreateReg(0, false)); |
| 68 | MI->addOperand(MachineOperand::CreateImm(/*IsInv=*/0)); |
| 69 | } |
| 70 | return true; |
| 71 | } |
| 72 | |
| 73 | return false; |
| 74 | } |
| 75 | |
| 76 | bool PTXInstrInfo::isMoveInstr(const MachineInstr& MI, |
| 77 | unsigned &SrcReg, unsigned &DstReg, |
| 78 | unsigned &SrcSubIdx, unsigned &DstSubIdx) const { |
| 79 | switch (MI.getOpcode()) { |
| 80 | default: |
| 81 | return false; |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame^] | 82 | case PTX::MOVU16rr: |
| 83 | case PTX::MOVU32rr: |
| 84 | case PTX::MOVU64rr: |
| 85 | case PTX::MOVF32rr: |
| 86 | case PTX::MOVF64rr: |
| 87 | case PTX::MOVPREDrr: |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 88 | assert(MI.getNumOperands() >= 2 && |
| 89 | MI.getOperand(0).isReg() && MI.getOperand(1).isReg() && |
| 90 | "Invalid register-register move instruction"); |
| 91 | SrcSubIdx = DstSubIdx = 0; // No sub-registers |
| 92 | DstReg = MI.getOperand(0).getReg(); |
| 93 | SrcReg = MI.getOperand(1).getReg(); |
| 94 | return true; |
| 95 | } |
| 96 | } |