blob: 26bc70a39b54a48f3e77f5d4c6ae510eb3075a29 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24#include "llvm/Module.h"
25#include "llvm/Support/CommandLine.h"
26using namespace llvm;
27
28/// AddLiveIn - This helper function adds the specified physical register to the
29/// MachineFunction as a live in value. It also creates a corresponding virtual
30/// register for it.
31static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
32 TargetRegisterClass *RC) {
33 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +000034 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
35 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036 return VReg;
37}
38
39AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
40 // Set up the TargetLowering object.
41 //I am having problems with shr n ubyte 1
42 setShiftAmountType(MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 setSetCCResultContents(ZeroOrOneSetCCResult);
44
45 setUsesGlobalOffsetTable(true);
46
47 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
48 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
50
51 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
60
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
62 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
63 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
64 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
65
66 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
67
68 setOperationAction(ISD::FREM, MVT::f32, Expand);
69 setOperationAction(ISD::FREM, MVT::f64, Expand);
70
71 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
72 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
73 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
74 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
75
76 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
77 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
78 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
79 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
80 }
81 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
82 setOperationAction(ISD::ROTL , MVT::i64, Expand);
83 setOperationAction(ISD::ROTR , MVT::i64, Expand);
84
85 setOperationAction(ISD::SREM , MVT::i64, Custom);
86 setOperationAction(ISD::UREM , MVT::i64, Custom);
87 setOperationAction(ISD::SDIV , MVT::i64, Custom);
88 setOperationAction(ISD::UDIV , MVT::i64, Custom);
89
Dan Gohman2f7b1982007-10-11 23:21:31 +000090 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 setOperationAction(ISD::FSIN , MVT::f64, Expand);
92 setOperationAction(ISD::FCOS , MVT::f64, Expand);
93 setOperationAction(ISD::FSIN , MVT::f32, Expand);
94 setOperationAction(ISD::FCOS , MVT::f32, Expand);
95
96 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
97 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +000098
99 setOperationAction(ISD::FPOW , MVT::f32, Expand);
100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000101
102 setOperationAction(ISD::FLOG, MVT::f32, Expand);
103 setOperationAction(ISD::FLOG, MVT::f64, Expand);
104 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
105 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
106 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
107 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
108 setOperationAction(ISD::FEXP, MVT::f32, Expand);
109 setOperationAction(ISD::FEXP, MVT::f64, Expand);
110 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
111 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112
113 setOperationAction(ISD::SETCC, MVT::f32, Promote);
114
115 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
116
117 // We don't have line number support yet.
Dan Gohman472d12c2008-06-30 20:59:49 +0000118 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000120 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
121 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122
123 // Not implemented yet.
124 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
125 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
126 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
127
Bill Wendlingbdad5cf2008-09-16 21:12:30 +0000128 // We want to legalize GlobalAddress and ConstantPool and Symbols nodes into
129 // the appropriate instructions to materialize the address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
131 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendlingbdad5cf2008-09-16 21:12:30 +0000132 setOperationAction(ISD::Symbol, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
134
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 setOperationAction(ISD::VASTART, MVT::Other, Custom);
136 setOperationAction(ISD::VAEND, MVT::Other, Expand);
137 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
138 setOperationAction(ISD::VAARG, MVT::Other, Custom);
139 setOperationAction(ISD::VAARG, MVT::i32, Custom);
140
141 setOperationAction(ISD::RET, MVT::Other, Custom);
142
143 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
144 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
145
146 setStackPointerRegisterToSaveRestore(Alpha::R30);
147
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000148 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000149 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000150 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000151 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152
153 setJumpBufSize(272);
154 setJumpBufAlignment(16);
155
156 computeRegisterProperties();
157}
158
Dan Gohman8181bd12008-07-27 21:46:04 +0000159MVT AlphaTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000160 return MVT::i64;
161}
162
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
164 switch (Opcode) {
165 default: return 0;
166 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
167 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
168 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
169 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
170 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
171 case AlphaISD::RelLit: return "Alpha::RelLit";
172 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
173 case AlphaISD::CALL: return "Alpha::CALL";
174 case AlphaISD::DivCall: return "Alpha::DivCall";
175 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
176 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
177 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
178 }
179}
180
Dan Gohman8181bd12008-07-27 21:46:04 +0000181static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000182 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000184 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
185 SDValue Zero = DAG.getConstant(0, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186
Dan Gohman8181bd12008-07-27 21:46:04 +0000187 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000189 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 return Lo;
191}
192
193//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
194//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
195
196//For now, just use variable size stack frame format
197
198//In a standard call, the first six items are passed in registers $16
199//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
200//of argument-to-register correspondence.) The remaining items are
201//collected in a memory argument list that is a naturally aligned
202//array of quadwords. In a standard call, this list, if present, must
203//be passed at 0(SP).
204//7 ... n 0(SP) ... (n-7)*8(SP)
205
206// //#define FP $15
207// //#define RA $26
208// //#define PV $27
209// //#define GP $29
210// //#define SP $30
211
Dan Gohman8181bd12008-07-27 21:46:04 +0000212static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 int &VarArgsBase,
214 int &VarArgsOffset) {
215 MachineFunction &MF = DAG.getMachineFunction();
216 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +0000217 std::vector<SDValue> ArgValues;
218 SDValue Root = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219
220 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
221 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
222
223 unsigned args_int[] = {
224 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
225 unsigned args_float[] = {
226 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
227
Gabor Greif1c80d112008-08-28 21:40:38 +0000228 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000229 SDValue argt;
Duncan Sands92c43912008-06-06 12:08:01 +0000230 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000231 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232
233 if (ArgNo < 6) {
Duncan Sands92c43912008-06-06 12:08:01 +0000234 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 default:
Duncan Sands92c43912008-06-06 12:08:01 +0000236 assert(false && "Invalid value type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 case MVT::f64:
238 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
239 &Alpha::F8RCRegClass);
240 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
241 break;
242 case MVT::f32:
243 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
244 &Alpha::F4RCRegClass);
245 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
246 break;
247 case MVT::i64:
248 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
249 &Alpha::GPRCRegClass);
250 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
251 break;
252 }
253 } else { //more args
254 // Create the frame index object for this incoming parameter...
255 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
256
257 // Create the SelectionDAG nodes corresponding to a load
258 //from this parameter
Dan Gohman8181bd12008-07-27 21:46:04 +0000259 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
261 }
262 ArgValues.push_back(ArgVal);
263 }
264
265 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000266 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 if (isVarArg) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000268 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000269 std::vector<SDValue> LS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 for (int i = 0; i < 6; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000271 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dan Gohman8181bd12008-07-27 21:46:04 +0000273 SDValue argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
275 if (i == 0) VarArgsBase = FI;
Dan Gohman8181bd12008-07-27 21:46:04 +0000276 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
278
Dan Gohman1e57df32008-02-10 18:45:23 +0000279 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
281 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
282 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
283 SDFI = DAG.getFrameIndex(FI, MVT::i64);
284 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
285 }
286
287 //Set up a token factor with all the stack traffic
288 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
289 }
290
291 ArgValues.push_back(Root);
292
293 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +0000294 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf19591c2008-06-30 10:19:09 +0000295 ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296}
297
Dan Gohman8181bd12008-07-27 21:46:04 +0000298static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
299 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 DAG.getNode(AlphaISD::GlobalRetAddr,
301 MVT::i64),
Dan Gohman8181bd12008-07-27 21:46:04 +0000302 SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 switch (Op.getNumOperands()) {
304 default:
305 assert(0 && "Do not know how to return this many arguments!");
306 abort();
307 case 1:
308 break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000309 //return SDValue(); // ret void is legal
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 case 3: {
Duncan Sands92c43912008-06-06 12:08:01 +0000311 MVT ArgVT = Op.getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 unsigned ArgReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000313 if (ArgVT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 ArgReg = Alpha::R0;
315 else {
Duncan Sands92c43912008-06-06 12:08:01 +0000316 assert(ArgVT.isFloatingPoint());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 ArgReg = Alpha::F0;
318 }
319 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Chris Lattner1b989192007-12-31 04:13:23 +0000320 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
321 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 break;
323 }
324 }
325 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
326}
327
Dan Gohman8181bd12008-07-27 21:46:04 +0000328std::pair<SDValue, SDValue>
329AlphaTargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sandsead972e2008-02-14 17:28:50 +0000330 bool RetSExt, bool RetZExt, bool isVarArg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 unsigned CallingConv, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +0000332 SDValue Callee, ArgListTy &Args,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 SelectionDAG &DAG) {
334 int NumBytes = 0;
335 if (Args.size() > 6)
336 NumBytes = (Args.size() - 6) * 8;
337
338 Chain = DAG.getCALLSEQ_START(Chain,
339 DAG.getConstant(NumBytes, getPointerTy()));
Dan Gohman8181bd12008-07-27 21:46:04 +0000340 std::vector<SDValue> args_to_use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 for (unsigned i = 0, e = Args.size(); i != e; ++i)
342 {
Duncan Sands92c43912008-06-06 12:08:01 +0000343 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 default: assert(0 && "Unexpected ValueType for argument!");
345 case MVT::i1:
346 case MVT::i8:
347 case MVT::i16:
348 case MVT::i32:
349 // Promote the integer to 64 bits. If the input type is signed use a
350 // sign extend, otherwise use a zero extend.
351 if (Args[i].isSExt)
352 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
353 else if (Args[i].isZExt)
354 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
355 else
356 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
357 break;
358 case MVT::i64:
359 case MVT::f64:
360 case MVT::f32:
361 break;
362 }
363 args_to_use.push_back(Args[i].Node);
364 }
365
Duncan Sands92c43912008-06-06 12:08:01 +0000366 std::vector<MVT> RetVals;
367 MVT RetTyVT = getValueType(RetTy);
368 MVT ActualRetTyVT = RetTyVT;
Duncan Sandsec142ee2008-06-08 20:54:56 +0000369 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 ActualRetTyVT = MVT::i64;
371
372 if (RetTyVT != MVT::isVoid)
373 RetVals.push_back(ActualRetTyVT);
374 RetVals.push_back(MVT::Other);
375
Dan Gohman8181bd12008-07-27 21:46:04 +0000376 std::vector<SDValue> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 Ops.push_back(Chain);
378 Ops.push_back(Callee);
379 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Dan Gohman8181bd12008-07-27 21:46:04 +0000380 SDValue TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Bill Wendling22f8deb2007-11-13 00:44:25 +0000382 Chain = DAG.getCALLSEQ_END(Chain,
383 DAG.getConstant(NumBytes, getPointerTy()),
384 DAG.getConstant(0, getPointerTy()),
Dan Gohman8181bd12008-07-27 21:46:04 +0000385 SDValue());
386 SDValue RetVal = TheCall;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387
388 if (RetTyVT != ActualRetTyVT) {
Duncan Sandsead972e2008-02-14 17:28:50 +0000389 ISD::NodeType AssertKind = ISD::DELETED_NODE;
390 if (RetSExt)
391 AssertKind = ISD::AssertSext;
392 else if (RetZExt)
393 AssertKind = ISD::AssertZext;
394
395 if (AssertKind != ISD::DELETED_NODE)
396 RetVal = DAG.getNode(AssertKind, MVT::i64, RetVal,
397 DAG.getValueType(RetTyVT));
398
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
400 }
401
402 return std::make_pair(RetVal, Chain);
403}
404
Dan Gohman8181bd12008-07-27 21:46:04 +0000405void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
406 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sandsac496a12008-07-04 11:47:58 +0000407 Chain = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000408 SDValue VAListP = N->getOperand(1);
Duncan Sandsac496a12008-07-04 11:47:58 +0000409 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
410
Dan Gohman8181bd12008-07-27 21:46:04 +0000411 SDValue Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS, 0);
412 SDValue Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Duncan Sandsac496a12008-07-04 11:47:58 +0000413 DAG.getConstant(8, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000414 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Duncan Sandsac496a12008-07-04 11:47:58 +0000415 Tmp, NULL, 0, MVT::i32);
416 DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
417 if (N->getValueType(0).isFloatingPoint())
418 {
419 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dan Gohman8181bd12008-07-27 21:46:04 +0000420 SDValue FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
Duncan Sandsac496a12008-07-04 11:47:58 +0000421 DAG.getConstant(8*6, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000422 SDValue CC = DAG.getSetCC(MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000423 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
424 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
425 }
426
Dan Gohman8181bd12008-07-27 21:46:04 +0000427 SDValue NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000428 DAG.getConstant(8, MVT::i64));
429 Chain = DAG.getTruncStore(Offset.getValue(1), NewOffset, Tmp, NULL, 0,
430 MVT::i32);
431}
432
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433/// LowerOperation - Provide custom lowering hooks for some operations.
434///
Dan Gohman8181bd12008-07-27 21:46:04 +0000435SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 switch (Op.getOpcode()) {
437 default: assert(0 && "Wasn't expecting to be able to lower this!");
438 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
439 VarArgsBase,
440 VarArgsOffset);
441
442 case ISD::RET: return LowerRET(Op,DAG);
443 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
444
445 case ISD::SINT_TO_FP: {
Duncan Sands92c43912008-06-06 12:08:01 +0000446 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000448 SDValue LD;
Duncan Sands92c43912008-06-06 12:08:01 +0000449 bool isDouble = Op.getValueType() == MVT::f64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Dan Gohman8181bd12008-07-27 21:46:04 +0000451 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 isDouble?MVT::f64:MVT::f32, LD);
453 return FP;
454 }
455 case ISD::FP_TO_SINT: {
Duncan Sands92c43912008-06-06 12:08:01 +0000456 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman8181bd12008-07-27 21:46:04 +0000457 SDValue src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458
459 if (!isDouble) //Promote
460 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
461
462 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
463
464 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
465 }
466 case ISD::ConstantPool: {
467 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
468 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000469 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470
Dan Gohman8181bd12008-07-27 21:46:04 +0000471 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000473 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 return Lo;
475 }
476 case ISD::GlobalTLSAddress:
477 assert(0 && "TLS not implemented for Alpha.");
478 case ISD::GlobalAddress: {
479 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
480 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000481 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482
483 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
484 if (GV->hasInternalLinkage()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000485 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000487 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 return Lo;
489 } else
490 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
491 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
492 }
Bill Wendlingbdad5cf2008-09-16 21:12:30 +0000493 case ISD::Symbol: {
494 SymbolSDNode *S = cast<SymbolSDNode>(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Bill Wendlingbdad5cf2008-09-16 21:12:30 +0000496 DAG.getTargetSymbol(S->getSymbol(), MVT::i64,
497 S->getLinkage()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
499 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 case ISD::UREM:
501 case ISD::SREM:
502 //Expand only on constant case
503 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000504 MVT VT = Op.getNode()->getValueType(0);
505 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
506 BuildUDIV(Op.getNode(), DAG, NULL) :
507 BuildSDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
509 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
510 return Tmp1;
511 }
512 //fall through
513 case ISD::SDIV:
514 case ISD::UDIV:
Duncan Sands92c43912008-06-06 12:08:01 +0000515 if (Op.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greif1c80d112008-08-28 21:40:38 +0000517 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
518 : BuildUDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 const char* opstr = 0;
520 switch (Op.getOpcode()) {
521 case ISD::UREM: opstr = "__remqu"; break;
522 case ISD::SREM: opstr = "__remq"; break;
523 case ISD::UDIV: opstr = "__divqu"; break;
524 case ISD::SDIV: opstr = "__divq"; break;
525 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000526 SDValue Tmp1 = Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 Tmp2 = Op.getOperand(1),
Bill Wendlingbdad5cf2008-09-16 21:12:30 +0000528 Addr = DAG.getSymbol(opstr, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
530 }
531 break;
532
533 case ISD::VAARG: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000534 SDValue Chain, DataPtr;
Gabor Greif1c80d112008-08-28 21:40:38 +0000535 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536
Dan Gohman8181bd12008-07-27 21:46:04 +0000537 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 if (Op.getValueType() == MVT::i32)
Duncan Sandsac496a12008-07-04 11:47:58 +0000539 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Chain, DataPtr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 NULL, 0, MVT::i32);
541 else
Duncan Sandsac496a12008-07-04 11:47:58 +0000542 Result = DAG.getLoad(Op.getValueType(), Chain, DataPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 return Result;
544 }
545 case ISD::VACOPY: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000546 SDValue Chain = Op.getOperand(0);
547 SDValue DestP = Op.getOperand(1);
548 SDValue SrcP = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +0000549 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
550 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551
Dan Gohman8181bd12008-07-27 21:46:04 +0000552 SDValue Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS, 0);
553 SDValue Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS, 0);
554 SDValue NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 DAG.getConstant(8, MVT::i64));
556 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000557 SDValue NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 DAG.getConstant(8, MVT::i64));
559 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
560 }
561 case ISD::VASTART: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000562 SDValue Chain = Op.getOperand(0);
563 SDValue VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000564 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565
566 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman8181bd12008-07-27 21:46:04 +0000567 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
568 SDValue S1 = DAG.getStore(Chain, FR, VAListP, VAListS, 0);
569 SDValue SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 DAG.getConstant(8, MVT::i64));
571 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
572 SA2, NULL, 0, MVT::i32);
573 }
574 case ISD::RETURNADDR:
575 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
576 //FIXME: implement
577 case ISD::FRAMEADDR: break;
578 }
579
Dan Gohman8181bd12008-07-27 21:46:04 +0000580 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581}
582
Duncan Sandsac496a12008-07-04 11:47:58 +0000583SDNode *AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
584 SelectionDAG &DAG) {
585 assert(N->getValueType(0) == MVT::i32 &&
586 N->getOpcode() == ISD::VAARG &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 "Unknown node to custom promote!");
Duncan Sandsac496a12008-07-04 11:47:58 +0000588
Dan Gohman8181bd12008-07-27 21:46:04 +0000589 SDValue Chain, DataPtr;
Duncan Sandsac496a12008-07-04 11:47:58 +0000590 LowerVAARG(N, Chain, DataPtr, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +0000591 return DAG.getLoad(N->getValueType(0), Chain, DataPtr, NULL, 0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592}
593
594
595//Inline Asm
596
597/// getConstraintType - Given a constraint letter, return the type of
598/// constraint it is for this target.
599AlphaTargetLowering::ConstraintType
600AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
601 if (Constraint.size() == 1) {
602 switch (Constraint[0]) {
603 default: break;
604 case 'f':
605 case 'r':
606 return C_RegisterClass;
607 }
608 }
609 return TargetLowering::getConstraintType(Constraint);
610}
611
612std::vector<unsigned> AlphaTargetLowering::
613getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000614 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 if (Constraint.size() == 1) {
616 switch (Constraint[0]) {
617 default: break; // Unknown constriant letter
618 case 'f':
619 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
620 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
621 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
622 Alpha::F9 , Alpha::F10, Alpha::F11,
623 Alpha::F12, Alpha::F13, Alpha::F14,
624 Alpha::F15, Alpha::F16, Alpha::F17,
625 Alpha::F18, Alpha::F19, Alpha::F20,
626 Alpha::F21, Alpha::F22, Alpha::F23,
627 Alpha::F24, Alpha::F25, Alpha::F26,
628 Alpha::F27, Alpha::F28, Alpha::F29,
629 Alpha::F30, Alpha::F31, 0);
630 case 'r':
631 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
632 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
633 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
634 Alpha::R9 , Alpha::R10, Alpha::R11,
635 Alpha::R12, Alpha::R13, Alpha::R14,
636 Alpha::R15, Alpha::R16, Alpha::R17,
637 Alpha::R18, Alpha::R19, Alpha::R20,
638 Alpha::R21, Alpha::R22, Alpha::R23,
639 Alpha::R24, Alpha::R25, Alpha::R26,
640 Alpha::R27, Alpha::R28, Alpha::R29,
641 Alpha::R30, Alpha::R31, 0);
642 }
643 }
644
645 return std::vector<unsigned>();
646}
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000647//===----------------------------------------------------------------------===//
648// Other Lowering Code
649//===----------------------------------------------------------------------===//
650
651MachineBasicBlock *
652AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
653 MachineBasicBlock *BB) {
654 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
655 assert((MI->getOpcode() == Alpha::CAS32 ||
656 MI->getOpcode() == Alpha::CAS64 ||
657 MI->getOpcode() == Alpha::LAS32 ||
658 MI->getOpcode() == Alpha::LAS64 ||
659 MI->getOpcode() == Alpha::SWAP32 ||
660 MI->getOpcode() == Alpha::SWAP64) &&
661 "Unexpected instr type to insert");
662
663 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
664 MI->getOpcode() == Alpha::LAS32 ||
665 MI->getOpcode() == Alpha::SWAP32;
666
667 //Load locked store conditional for atomic ops take on the same form
668 //start:
669 //ll
670 //do stuff (maybe branch to exit)
671 //sc
672 //test sc and maybe branck to start
673 //exit:
674 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +0000675 MachineFunction::iterator It = BB;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000676 ++It;
677
678 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +0000679 MachineFunction *F = BB->getParent();
680 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
681 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000682
Dan Gohmanafc94df2008-06-21 20:21:19 +0000683 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000684
Dan Gohman221a4372008-07-07 23:14:23 +0000685 F->insert(It, llscMBB);
686 F->insert(It, sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000687
688 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
689
690 unsigned reg_res = MI->getOperand(0).getReg(),
691 reg_ptr = MI->getOperand(1).getReg(),
692 reg_v2 = MI->getOperand(2).getReg(),
693 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
694
695 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
696 reg_res).addImm(0).addReg(reg_ptr);
697 switch (MI->getOpcode()) {
698 case Alpha::CAS32:
699 case Alpha::CAS64: {
700 unsigned reg_cmp
701 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
702 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
703 .addReg(reg_v2).addReg(reg_res);
704 BuildMI(llscMBB, TII->get(Alpha::BEQ))
705 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
706 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
707 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
708 break;
709 }
710 case Alpha::LAS32:
711 case Alpha::LAS64: {
712 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
713 .addReg(reg_res).addReg(reg_v2);
714 break;
715 }
716 case Alpha::SWAP32:
717 case Alpha::SWAP64: {
718 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
719 .addReg(reg_v2).addReg(reg_v2);
720 break;
721 }
722 }
723 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
724 .addReg(reg_store).addImm(0).addReg(reg_ptr);
725 BuildMI(llscMBB, TII->get(Alpha::BEQ))
726 .addImm(0).addReg(reg_store).addMBB(llscMBB);
727 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
728
729 thisMBB->addSuccessor(llscMBB);
730 llscMBB->addSuccessor(llscMBB);
731 llscMBB->addSuccessor(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +0000732 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000733
734 return sinkMBB;
735}