blob: 2a90df9ea2e01bfe135834eb7c756f85b97b68e8 [file] [log] [blame]
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001// Copyright 2011 the V8 project authors. All rights reserved.
2// Use of this source code is governed by a BSD-style license that can be
3// found in the LICENSE file.
4
5#include <assert.h>
6#include <stdarg.h>
7#include <stdio.h>
8
Ben Murdochb8a8cc12014-11-26 15:28:44 +00009#if V8_TARGET_ARCH_X87
10
Ben Murdochc5610432016-08-08 18:44:38 +010011#include "src/base/compiler-specific.h"
Ben Murdochb8a8cc12014-11-26 15:28:44 +000012#include "src/disasm.h"
13
14namespace disasm {
15
16enum OperandOrder {
17 UNSET_OP_ORDER = 0,
18 REG_OPER_OP_ORDER,
19 OPER_REG_OP_ORDER
20};
21
22
23//------------------------------------------------------------------
24// Tables
25//------------------------------------------------------------------
26struct ByteMnemonic {
27 int b; // -1 terminates, otherwise must be in range (0..255)
28 const char* mnem;
29 OperandOrder op_order_;
30};
31
Ben Murdochb8a8cc12014-11-26 15:28:44 +000032static const ByteMnemonic two_operands_instr[] = {
Ben Murdochc5610432016-08-08 18:44:38 +010033 {0x01, "add", OPER_REG_OP_ORDER}, {0x03, "add", REG_OPER_OP_ORDER},
34 {0x09, "or", OPER_REG_OP_ORDER}, {0x0B, "or", REG_OPER_OP_ORDER},
35 {0x13, "adc", REG_OPER_OP_ORDER}, {0x1B, "sbb", REG_OPER_OP_ORDER},
36 {0x21, "and", OPER_REG_OP_ORDER}, {0x23, "and", REG_OPER_OP_ORDER},
37 {0x29, "sub", OPER_REG_OP_ORDER}, {0x2A, "subb", REG_OPER_OP_ORDER},
38 {0x2B, "sub", REG_OPER_OP_ORDER}, {0x31, "xor", OPER_REG_OP_ORDER},
39 {0x33, "xor", REG_OPER_OP_ORDER}, {0x38, "cmpb", OPER_REG_OP_ORDER},
40 {0x39, "cmp", OPER_REG_OP_ORDER}, {0x3A, "cmpb", REG_OPER_OP_ORDER},
41 {0x3B, "cmp", REG_OPER_OP_ORDER}, {0x84, "test_b", REG_OPER_OP_ORDER},
42 {0x85, "test", REG_OPER_OP_ORDER}, {0x86, "xchg_b", REG_OPER_OP_ORDER},
43 {0x87, "xchg", REG_OPER_OP_ORDER}, {0x8A, "mov_b", REG_OPER_OP_ORDER},
44 {0x8B, "mov", REG_OPER_OP_ORDER}, {0x8D, "lea", REG_OPER_OP_ORDER},
45 {-1, "", UNSET_OP_ORDER}};
Ben Murdochb8a8cc12014-11-26 15:28:44 +000046
47static const ByteMnemonic zero_operands_instr[] = {
48 {0xC3, "ret", UNSET_OP_ORDER},
49 {0xC9, "leave", UNSET_OP_ORDER},
50 {0x90, "nop", UNSET_OP_ORDER},
51 {0xF4, "hlt", UNSET_OP_ORDER},
52 {0xCC, "int3", UNSET_OP_ORDER},
53 {0x60, "pushad", UNSET_OP_ORDER},
54 {0x61, "popad", UNSET_OP_ORDER},
55 {0x9C, "pushfd", UNSET_OP_ORDER},
56 {0x9D, "popfd", UNSET_OP_ORDER},
57 {0x9E, "sahf", UNSET_OP_ORDER},
58 {0x99, "cdq", UNSET_OP_ORDER},
59 {0x9B, "fwait", UNSET_OP_ORDER},
60 {0xFC, "cld", UNSET_OP_ORDER},
61 {0xAB, "stos", UNSET_OP_ORDER},
62 {-1, "", UNSET_OP_ORDER}
63};
64
65
66static const ByteMnemonic call_jump_instr[] = {
67 {0xE8, "call", UNSET_OP_ORDER},
68 {0xE9, "jmp", UNSET_OP_ORDER},
69 {-1, "", UNSET_OP_ORDER}
70};
71
72
73static const ByteMnemonic short_immediate_instr[] = {
74 {0x05, "add", UNSET_OP_ORDER},
75 {0x0D, "or", UNSET_OP_ORDER},
76 {0x15, "adc", UNSET_OP_ORDER},
77 {0x25, "and", UNSET_OP_ORDER},
78 {0x2D, "sub", UNSET_OP_ORDER},
79 {0x35, "xor", UNSET_OP_ORDER},
80 {0x3D, "cmp", UNSET_OP_ORDER},
81 {-1, "", UNSET_OP_ORDER}
82};
83
84
85// Generally we don't want to generate these because they are subject to partial
86// register stalls. They are included for completeness and because the cmp
87// variant is used by the RecordWrite stub. Because it does not update the
88// register it is not subject to partial register stalls.
89static ByteMnemonic byte_immediate_instr[] = {
90 {0x0c, "or", UNSET_OP_ORDER},
91 {0x24, "and", UNSET_OP_ORDER},
92 {0x34, "xor", UNSET_OP_ORDER},
93 {0x3c, "cmp", UNSET_OP_ORDER},
94 {-1, "", UNSET_OP_ORDER}
95};
96
97
98static const char* const jump_conditional_mnem[] = {
99 /*0*/ "jo", "jno", "jc", "jnc",
100 /*4*/ "jz", "jnz", "jna", "ja",
101 /*8*/ "js", "jns", "jpe", "jpo",
102 /*12*/ "jl", "jnl", "jng", "jg"
103};
104
105
106static const char* const set_conditional_mnem[] = {
107 /*0*/ "seto", "setno", "setc", "setnc",
108 /*4*/ "setz", "setnz", "setna", "seta",
109 /*8*/ "sets", "setns", "setpe", "setpo",
110 /*12*/ "setl", "setnl", "setng", "setg"
111};
112
113
114static const char* const conditional_move_mnem[] = {
115 /*0*/ "cmovo", "cmovno", "cmovc", "cmovnc",
116 /*4*/ "cmovz", "cmovnz", "cmovna", "cmova",
117 /*8*/ "cmovs", "cmovns", "cmovpe", "cmovpo",
118 /*12*/ "cmovl", "cmovnl", "cmovng", "cmovg"
119};
120
121
122enum InstructionType {
123 NO_INSTR,
124 ZERO_OPERANDS_INSTR,
125 TWO_OPERANDS_INSTR,
126 JUMP_CONDITIONAL_SHORT_INSTR,
127 REGISTER_INSTR,
128 MOVE_REG_INSTR,
129 CALL_JUMP_INSTR,
130 SHORT_IMMEDIATE_INSTR,
131 BYTE_IMMEDIATE_INSTR
132};
133
134
135struct InstructionDesc {
136 const char* mnem;
137 InstructionType type;
138 OperandOrder op_order_;
139};
140
141
142class InstructionTable {
143 public:
144 InstructionTable();
145 const InstructionDesc& Get(byte x) const { return instructions_[x]; }
146 static InstructionTable* get_instance() {
147 static InstructionTable table;
148 return &table;
149 }
150
151 private:
152 InstructionDesc instructions_[256];
153 void Clear();
154 void Init();
155 void CopyTable(const ByteMnemonic bm[], InstructionType type);
156 void SetTableRange(InstructionType type,
157 byte start,
158 byte end,
159 const char* mnem);
160 void AddJumpConditionalShort();
161};
162
163
164InstructionTable::InstructionTable() {
165 Clear();
166 Init();
167}
168
169
170void InstructionTable::Clear() {
171 for (int i = 0; i < 256; i++) {
172 instructions_[i].mnem = "";
173 instructions_[i].type = NO_INSTR;
174 instructions_[i].op_order_ = UNSET_OP_ORDER;
175 }
176}
177
178
179void InstructionTable::Init() {
180 CopyTable(two_operands_instr, TWO_OPERANDS_INSTR);
181 CopyTable(zero_operands_instr, ZERO_OPERANDS_INSTR);
182 CopyTable(call_jump_instr, CALL_JUMP_INSTR);
183 CopyTable(short_immediate_instr, SHORT_IMMEDIATE_INSTR);
184 CopyTable(byte_immediate_instr, BYTE_IMMEDIATE_INSTR);
185 AddJumpConditionalShort();
186 SetTableRange(REGISTER_INSTR, 0x40, 0x47, "inc");
187 SetTableRange(REGISTER_INSTR, 0x48, 0x4F, "dec");
188 SetTableRange(REGISTER_INSTR, 0x50, 0x57, "push");
189 SetTableRange(REGISTER_INSTR, 0x58, 0x5F, "pop");
190 SetTableRange(REGISTER_INSTR, 0x91, 0x97, "xchg eax,"); // 0x90 is nop.
191 SetTableRange(MOVE_REG_INSTR, 0xB8, 0xBF, "mov");
192}
193
194
195void InstructionTable::CopyTable(const ByteMnemonic bm[],
196 InstructionType type) {
197 for (int i = 0; bm[i].b >= 0; i++) {
198 InstructionDesc* id = &instructions_[bm[i].b];
199 id->mnem = bm[i].mnem;
200 id->op_order_ = bm[i].op_order_;
201 DCHECK_EQ(NO_INSTR, id->type); // Information not already entered.
202 id->type = type;
203 }
204}
205
206
207void InstructionTable::SetTableRange(InstructionType type,
208 byte start,
209 byte end,
210 const char* mnem) {
211 for (byte b = start; b <= end; b++) {
212 InstructionDesc* id = &instructions_[b];
213 DCHECK_EQ(NO_INSTR, id->type); // Information not already entered.
214 id->mnem = mnem;
215 id->type = type;
216 }
217}
218
219
220void InstructionTable::AddJumpConditionalShort() {
221 for (byte b = 0x70; b <= 0x7F; b++) {
222 InstructionDesc* id = &instructions_[b];
223 DCHECK_EQ(NO_INSTR, id->type); // Information not already entered.
224 id->mnem = jump_conditional_mnem[b & 0x0F];
225 id->type = JUMP_CONDITIONAL_SHORT_INSTR;
226 }
227}
228
229
230// The X87 disassembler implementation.
231class DisassemblerX87 {
232 public:
233 DisassemblerX87(const NameConverter& converter,
234 bool abort_on_unimplemented = true)
235 : converter_(converter),
236 instruction_table_(InstructionTable::get_instance()),
237 tmp_buffer_pos_(0),
238 abort_on_unimplemented_(abort_on_unimplemented) {
239 tmp_buffer_[0] = '\0';
240 }
241
242 virtual ~DisassemblerX87() {}
243
244 // Writes one disassembled instruction into 'buffer' (0-terminated).
245 // Returns the length of the disassembled machine instruction in bytes.
246 int InstructionDecode(v8::internal::Vector<char> buffer, byte* instruction);
247
248 private:
249 const NameConverter& converter_;
250 InstructionTable* instruction_table_;
251 v8::internal::EmbeddedVector<char, 128> tmp_buffer_;
252 unsigned int tmp_buffer_pos_;
253 bool abort_on_unimplemented_;
254
255 enum {
256 eax = 0,
257 ecx = 1,
258 edx = 2,
259 ebx = 3,
260 esp = 4,
261 ebp = 5,
262 esi = 6,
263 edi = 7
264 };
265
266
267 enum ShiftOpcodeExtension {
268 kROL = 0,
269 kROR = 1,
270 kRCL = 2,
271 kRCR = 3,
272 kSHL = 4,
273 KSHR = 5,
274 kSAR = 7
275 };
276
277
278 const char* NameOfCPURegister(int reg) const {
279 return converter_.NameOfCPURegister(reg);
280 }
281
282
283 const char* NameOfByteCPURegister(int reg) const {
284 return converter_.NameOfByteCPURegister(reg);
285 }
286
287
288 const char* NameOfXMMRegister(int reg) const {
289 return converter_.NameOfXMMRegister(reg);
290 }
291
292
293 const char* NameOfAddress(byte* addr) const {
294 return converter_.NameOfAddress(addr);
295 }
296
297
298 // Disassembler helper functions.
299 static void get_modrm(byte data, int* mod, int* regop, int* rm) {
300 *mod = (data >> 6) & 3;
301 *regop = (data & 0x38) >> 3;
302 *rm = data & 7;
303 }
304
305
306 static void get_sib(byte data, int* scale, int* index, int* base) {
307 *scale = (data >> 6) & 3;
308 *index = (data >> 3) & 7;
309 *base = data & 7;
310 }
311
312 typedef const char* (DisassemblerX87::*RegisterNameMapping)(int reg) const;
313
314 int PrintRightOperandHelper(byte* modrmp, RegisterNameMapping register_name);
315 int PrintRightOperand(byte* modrmp);
316 int PrintRightByteOperand(byte* modrmp);
317 int PrintRightXMMOperand(byte* modrmp);
318 int PrintOperands(const char* mnem, OperandOrder op_order, byte* data);
319 int PrintImmediateOp(byte* data);
320 int F7Instruction(byte* data);
321 int D1D3C1Instruction(byte* data);
322 int JumpShort(byte* data);
323 int JumpConditional(byte* data, const char* comment);
324 int JumpConditionalShort(byte* data, const char* comment);
325 int SetCC(byte* data);
326 int CMov(byte* data);
327 int FPUInstruction(byte* data);
328 int MemoryFPUInstruction(int escape_opcode, int regop, byte* modrm_start);
329 int RegisterFPUInstruction(int escape_opcode, byte modrm_byte);
Ben Murdochc5610432016-08-08 18:44:38 +0100330 PRINTF_FORMAT(2, 3) void AppendToBuffer(const char* format, ...);
Ben Murdochb8a8cc12014-11-26 15:28:44 +0000331
332 void UnimplementedInstruction() {
333 if (abort_on_unimplemented_) {
334 UNIMPLEMENTED();
335 } else {
336 AppendToBuffer("'Unimplemented Instruction'");
337 }
338 }
339};
340
341
342void DisassemblerX87::AppendToBuffer(const char* format, ...) {
343 v8::internal::Vector<char> buf = tmp_buffer_ + tmp_buffer_pos_;
344 va_list args;
345 va_start(args, format);
346 int result = v8::internal::VSNPrintF(buf, format, args);
347 va_end(args);
348 tmp_buffer_pos_ += result;
349}
350
351int DisassemblerX87::PrintRightOperandHelper(
352 byte* modrmp,
353 RegisterNameMapping direct_register_name) {
354 int mod, regop, rm;
355 get_modrm(*modrmp, &mod, &regop, &rm);
356 RegisterNameMapping register_name = (mod == 3) ? direct_register_name :
357 &DisassemblerX87::NameOfCPURegister;
358 switch (mod) {
359 case 0:
360 if (rm == ebp) {
361 int32_t disp = *reinterpret_cast<int32_t*>(modrmp+1);
362 AppendToBuffer("[0x%x]", disp);
363 return 5;
364 } else if (rm == esp) {
365 byte sib = *(modrmp + 1);
366 int scale, index, base;
367 get_sib(sib, &scale, &index, &base);
368 if (index == esp && base == esp && scale == 0 /*times_1*/) {
369 AppendToBuffer("[%s]", (this->*register_name)(rm));
370 return 2;
371 } else if (base == ebp) {
372 int32_t disp = *reinterpret_cast<int32_t*>(modrmp + 2);
373 AppendToBuffer("[%s*%d%s0x%x]",
374 (this->*register_name)(index),
375 1 << scale,
376 disp < 0 ? "-" : "+",
377 disp < 0 ? -disp : disp);
378 return 6;
379 } else if (index != esp && base != ebp) {
380 // [base+index*scale]
381 AppendToBuffer("[%s+%s*%d]",
382 (this->*register_name)(base),
383 (this->*register_name)(index),
384 1 << scale);
385 return 2;
386 } else {
387 UnimplementedInstruction();
388 return 1;
389 }
390 } else {
391 AppendToBuffer("[%s]", (this->*register_name)(rm));
392 return 1;
393 }
394 break;
395 case 1: // fall through
396 case 2:
397 if (rm == esp) {
398 byte sib = *(modrmp + 1);
399 int scale, index, base;
400 get_sib(sib, &scale, &index, &base);
401 int disp = mod == 2 ? *reinterpret_cast<int32_t*>(modrmp + 2)
402 : *reinterpret_cast<int8_t*>(modrmp + 2);
403 if (index == base && index == rm /*esp*/ && scale == 0 /*times_1*/) {
404 AppendToBuffer("[%s%s0x%x]",
405 (this->*register_name)(rm),
406 disp < 0 ? "-" : "+",
407 disp < 0 ? -disp : disp);
408 } else {
409 AppendToBuffer("[%s+%s*%d%s0x%x]",
410 (this->*register_name)(base),
411 (this->*register_name)(index),
412 1 << scale,
413 disp < 0 ? "-" : "+",
414 disp < 0 ? -disp : disp);
415 }
416 return mod == 2 ? 6 : 3;
417 } else {
418 // No sib.
419 int disp = mod == 2 ? *reinterpret_cast<int32_t*>(modrmp + 1)
420 : *reinterpret_cast<int8_t*>(modrmp + 1);
421 AppendToBuffer("[%s%s0x%x]",
422 (this->*register_name)(rm),
423 disp < 0 ? "-" : "+",
424 disp < 0 ? -disp : disp);
425 return mod == 2 ? 5 : 2;
426 }
427 break;
428 case 3:
429 AppendToBuffer("%s", (this->*register_name)(rm));
430 return 1;
431 default:
432 UnimplementedInstruction();
433 return 1;
434 }
435 UNREACHABLE();
436}
437
438
439int DisassemblerX87::PrintRightOperand(byte* modrmp) {
440 return PrintRightOperandHelper(modrmp, &DisassemblerX87::NameOfCPURegister);
441}
442
443
444int DisassemblerX87::PrintRightByteOperand(byte* modrmp) {
445 return PrintRightOperandHelper(modrmp,
446 &DisassemblerX87::NameOfByteCPURegister);
447}
448
449
450int DisassemblerX87::PrintRightXMMOperand(byte* modrmp) {
451 return PrintRightOperandHelper(modrmp,
452 &DisassemblerX87::NameOfXMMRegister);
453}
454
455
456// Returns number of bytes used including the current *data.
457// Writes instruction's mnemonic, left and right operands to 'tmp_buffer_'.
458int DisassemblerX87::PrintOperands(const char* mnem,
459 OperandOrder op_order,
460 byte* data) {
461 byte modrm = *data;
462 int mod, regop, rm;
463 get_modrm(modrm, &mod, &regop, &rm);
464 int advance = 0;
465 switch (op_order) {
466 case REG_OPER_OP_ORDER: {
467 AppendToBuffer("%s %s,", mnem, NameOfCPURegister(regop));
468 advance = PrintRightOperand(data);
469 break;
470 }
471 case OPER_REG_OP_ORDER: {
472 AppendToBuffer("%s ", mnem);
473 advance = PrintRightOperand(data);
474 AppendToBuffer(",%s", NameOfCPURegister(regop));
475 break;
476 }
477 default:
478 UNREACHABLE();
479 break;
480 }
481 return advance;
482}
483
484
485// Returns number of bytes used by machine instruction, including *data byte.
486// Writes immediate instructions to 'tmp_buffer_'.
487int DisassemblerX87::PrintImmediateOp(byte* data) {
488 bool sign_extension_bit = (*data & 0x02) != 0;
489 byte modrm = *(data+1);
490 int mod, regop, rm;
491 get_modrm(modrm, &mod, &regop, &rm);
492 const char* mnem = "Imm???";
493 switch (regop) {
494 case 0: mnem = "add"; break;
495 case 1: mnem = "or"; break;
496 case 2: mnem = "adc"; break;
497 case 4: mnem = "and"; break;
498 case 5: mnem = "sub"; break;
499 case 6: mnem = "xor"; break;
500 case 7: mnem = "cmp"; break;
501 default: UnimplementedInstruction();
502 }
503 AppendToBuffer("%s ", mnem);
504 int count = PrintRightOperand(data+1);
505 if (sign_extension_bit) {
506 AppendToBuffer(",0x%x", *(data + 1 + count));
507 return 1 + count + 1 /*int8*/;
508 } else {
509 AppendToBuffer(",0x%x", *reinterpret_cast<int32_t*>(data + 1 + count));
510 return 1 + count + 4 /*int32_t*/;
511 }
512}
513
514
515// Returns number of bytes used, including *data.
516int DisassemblerX87::F7Instruction(byte* data) {
517 DCHECK_EQ(0xF7, *data);
518 byte modrm = *++data;
519 int mod, regop, rm;
520 get_modrm(modrm, &mod, &regop, &rm);
521 const char* mnem = NULL;
522 switch (regop) {
523 case 0:
524 mnem = "test";
525 break;
526 case 2:
527 mnem = "not";
528 break;
529 case 3:
530 mnem = "neg";
531 break;
532 case 4:
533 mnem = "mul";
534 break;
535 case 5:
536 mnem = "imul";
537 break;
538 case 6:
539 mnem = "div";
540 break;
541 case 7:
542 mnem = "idiv";
543 break;
544 default:
545 UnimplementedInstruction();
546 }
547 AppendToBuffer("%s ", mnem);
548 int count = PrintRightOperand(data);
549 if (regop == 0) {
550 AppendToBuffer(",0x%x", *reinterpret_cast<int32_t*>(data + count));
551 count += 4;
552 }
553 return 1 + count;
554}
555
556
557int DisassemblerX87::D1D3C1Instruction(byte* data) {
558 byte op = *data;
559 DCHECK(op == 0xD1 || op == 0xD3 || op == 0xC1);
560 byte modrm = *++data;
561 int mod, regop, rm;
562 get_modrm(modrm, &mod, &regop, &rm);
563 int imm8 = -1;
564 const char* mnem = NULL;
565 switch (regop) {
566 case kROL:
567 mnem = "rol";
568 break;
569 case kROR:
570 mnem = "ror";
571 break;
572 case kRCL:
573 mnem = "rcl";
574 break;
575 case kRCR:
576 mnem = "rcr";
577 break;
578 case kSHL:
579 mnem = "shl";
580 break;
581 case KSHR:
582 mnem = "shr";
583 break;
584 case kSAR:
585 mnem = "sar";
586 break;
587 default:
588 UnimplementedInstruction();
589 }
590 AppendToBuffer("%s ", mnem);
591 int count = PrintRightOperand(data);
592 if (op == 0xD1) {
593 imm8 = 1;
594 } else if (op == 0xC1) {
595 imm8 = *(data + 1);
596 count++;
597 } else if (op == 0xD3) {
598 // Shift/rotate by cl.
599 }
600 if (imm8 >= 0) {
601 AppendToBuffer(",%d", imm8);
602 } else {
603 AppendToBuffer(",cl");
604 }
605 return 1 + count;
606}
607
608
609// Returns number of bytes used, including *data.
610int DisassemblerX87::JumpShort(byte* data) {
611 DCHECK_EQ(0xEB, *data);
612 byte b = *(data+1);
613 byte* dest = data + static_cast<int8_t>(b) + 2;
614 AppendToBuffer("jmp %s", NameOfAddress(dest));
615 return 2;
616}
617
618
619// Returns number of bytes used, including *data.
620int DisassemblerX87::JumpConditional(byte* data, const char* comment) {
621 DCHECK_EQ(0x0F, *data);
622 byte cond = *(data+1) & 0x0F;
623 byte* dest = data + *reinterpret_cast<int32_t*>(data+2) + 6;
624 const char* mnem = jump_conditional_mnem[cond];
625 AppendToBuffer("%s %s", mnem, NameOfAddress(dest));
626 if (comment != NULL) {
627 AppendToBuffer(", %s", comment);
628 }
629 return 6; // includes 0x0F
630}
631
632
633// Returns number of bytes used, including *data.
634int DisassemblerX87::JumpConditionalShort(byte* data, const char* comment) {
635 byte cond = *data & 0x0F;
636 byte b = *(data+1);
637 byte* dest = data + static_cast<int8_t>(b) + 2;
638 const char* mnem = jump_conditional_mnem[cond];
639 AppendToBuffer("%s %s", mnem, NameOfAddress(dest));
640 if (comment != NULL) {
641 AppendToBuffer(", %s", comment);
642 }
643 return 2;
644}
645
646
647// Returns number of bytes used, including *data.
648int DisassemblerX87::SetCC(byte* data) {
649 DCHECK_EQ(0x0F, *data);
650 byte cond = *(data+1) & 0x0F;
651 const char* mnem = set_conditional_mnem[cond];
652 AppendToBuffer("%s ", mnem);
653 PrintRightByteOperand(data+2);
654 return 3; // Includes 0x0F.
655}
656
657
658// Returns number of bytes used, including *data.
659int DisassemblerX87::CMov(byte* data) {
660 DCHECK_EQ(0x0F, *data);
661 byte cond = *(data + 1) & 0x0F;
662 const char* mnem = conditional_move_mnem[cond];
663 int op_size = PrintOperands(mnem, REG_OPER_OP_ORDER, data + 2);
664 return 2 + op_size; // includes 0x0F
665}
666
667
668// Returns number of bytes used, including *data.
669int DisassemblerX87::FPUInstruction(byte* data) {
670 byte escape_opcode = *data;
671 DCHECK_EQ(0xD8, escape_opcode & 0xF8);
672 byte modrm_byte = *(data+1);
673
674 if (modrm_byte >= 0xC0) {
675 return RegisterFPUInstruction(escape_opcode, modrm_byte);
676 } else {
677 return MemoryFPUInstruction(escape_opcode, modrm_byte, data+1);
678 }
679}
680
681int DisassemblerX87::MemoryFPUInstruction(int escape_opcode,
682 int modrm_byte,
683 byte* modrm_start) {
684 const char* mnem = "?";
685 int regop = (modrm_byte >> 3) & 0x7; // reg/op field of modrm byte.
686 switch (escape_opcode) {
687 case 0xD9: switch (regop) {
688 case 0: mnem = "fld_s"; break;
689 case 2: mnem = "fst_s"; break;
690 case 3: mnem = "fstp_s"; break;
691 case 5:
692 mnem = "fldcw";
693 break;
694 case 7:
695 mnem = "fnstcw";
696 break;
697 default: UnimplementedInstruction();
698 }
699 break;
700
701 case 0xDB: switch (regop) {
702 case 0: mnem = "fild_s"; break;
703 case 1: mnem = "fisttp_s"; break;
704 case 2: mnem = "fist_s"; break;
705 case 3: mnem = "fistp_s"; break;
706 default: UnimplementedInstruction();
707 }
708 break;
709
710 case 0xDC:
711 switch (regop) {
712 case 0:
713 mnem = "fadd_d";
714 break;
Ben Murdoch4a90d5f2016-03-22 12:00:34 +0000715 case 1:
716 mnem = "fmul_d";
717 break;
718 case 4:
719 mnem = "fsub_d";
720 break;
721 case 5:
722 mnem = "fsubr_d";
723 break;
724 case 6:
725 mnem = "fdiv_d";
726 break;
727 case 7:
728 mnem = "fdivr_d";
729 break;
Ben Murdochb8a8cc12014-11-26 15:28:44 +0000730 default:
731 UnimplementedInstruction();
732 }
733 break;
734
735 case 0xDD: switch (regop) {
736 case 0: mnem = "fld_d"; break;
737 case 1: mnem = "fisttp_d"; break;
738 case 2: mnem = "fst_d"; break;
739 case 3: mnem = "fstp_d"; break;
740 case 4:
741 mnem = "frstor";
742 break;
743 case 6:
744 mnem = "fnsave";
745 break;
746 default: UnimplementedInstruction();
747 }
748 break;
749
750 case 0xDF: switch (regop) {
751 case 5: mnem = "fild_d"; break;
752 case 7: mnem = "fistp_d"; break;
753 default: UnimplementedInstruction();
754 }
755 break;
756
757 default: UnimplementedInstruction();
758 }
759 AppendToBuffer("%s ", mnem);
760 int count = PrintRightOperand(modrm_start);
761 return count + 1;
762}
763
764int DisassemblerX87::RegisterFPUInstruction(int escape_opcode,
765 byte modrm_byte) {
766 bool has_register = false; // Is the FPU register encoded in modrm_byte?
767 const char* mnem = "?";
768
769 switch (escape_opcode) {
770 case 0xD8:
771 has_register = true;
772 switch (modrm_byte & 0xF8) {
773 case 0xC0: mnem = "fadd_i"; break;
774 case 0xE0: mnem = "fsub_i"; break;
775 case 0xC8: mnem = "fmul_i"; break;
776 case 0xF0: mnem = "fdiv_i"; break;
777 default: UnimplementedInstruction();
778 }
779 break;
780
781 case 0xD9:
782 switch (modrm_byte & 0xF8) {
783 case 0xC0:
784 mnem = "fld";
785 has_register = true;
786 break;
787 case 0xC8:
788 mnem = "fxch";
789 has_register = true;
790 break;
791 default:
792 switch (modrm_byte) {
793 case 0xE0: mnem = "fchs"; break;
794 case 0xE1: mnem = "fabs"; break;
795 case 0xE4: mnem = "ftst"; break;
796 case 0xE8: mnem = "fld1"; break;
797 case 0xEB: mnem = "fldpi"; break;
798 case 0xED: mnem = "fldln2"; break;
799 case 0xEE: mnem = "fldz"; break;
800 case 0xF0: mnem = "f2xm1"; break;
801 case 0xF1: mnem = "fyl2x"; break;
802 case 0xF4: mnem = "fxtract"; break;
803 case 0xF5: mnem = "fprem1"; break;
804 case 0xF7: mnem = "fincstp"; break;
805 case 0xF8: mnem = "fprem"; break;
806 case 0xFC: mnem = "frndint"; break;
807 case 0xFD: mnem = "fscale"; break;
808 case 0xFE: mnem = "fsin"; break;
809 case 0xFF: mnem = "fcos"; break;
810 default: UnimplementedInstruction();
811 }
812 }
813 break;
814
815 case 0xDA:
816 if (modrm_byte == 0xE9) {
817 mnem = "fucompp";
818 } else {
819 UnimplementedInstruction();
820 }
821 break;
822
823 case 0xDB:
824 if ((modrm_byte & 0xF8) == 0xE8) {
825 mnem = "fucomi";
826 has_register = true;
827 } else if (modrm_byte == 0xE2) {
828 mnem = "fclex";
829 } else if (modrm_byte == 0xE3) {
830 mnem = "fninit";
831 } else {
832 UnimplementedInstruction();
833 }
834 break;
835
836 case 0xDC:
837 has_register = true;
838 switch (modrm_byte & 0xF8) {
839 case 0xC0: mnem = "fadd"; break;
840 case 0xE8: mnem = "fsub"; break;
841 case 0xC8: mnem = "fmul"; break;
842 case 0xF8: mnem = "fdiv"; break;
843 default: UnimplementedInstruction();
844 }
845 break;
846
847 case 0xDD:
848 has_register = true;
849 switch (modrm_byte & 0xF8) {
850 case 0xC0: mnem = "ffree"; break;
851 case 0xD0: mnem = "fst"; break;
852 case 0xD8: mnem = "fstp"; break;
853 default: UnimplementedInstruction();
854 }
855 break;
856
857 case 0xDE:
858 if (modrm_byte == 0xD9) {
859 mnem = "fcompp";
860 } else {
861 has_register = true;
862 switch (modrm_byte & 0xF8) {
863 case 0xC0: mnem = "faddp"; break;
864 case 0xE8: mnem = "fsubp"; break;
865 case 0xC8: mnem = "fmulp"; break;
866 case 0xF8: mnem = "fdivp"; break;
867 default: UnimplementedInstruction();
868 }
869 }
870 break;
871
872 case 0xDF:
873 if (modrm_byte == 0xE0) {
874 mnem = "fnstsw_ax";
875 } else if ((modrm_byte & 0xF8) == 0xE8) {
876 mnem = "fucomip";
877 has_register = true;
878 }
879 break;
880
881 default: UnimplementedInstruction();
882 }
883
884 if (has_register) {
885 AppendToBuffer("%s st%d", mnem, modrm_byte & 0x7);
886 } else {
887 AppendToBuffer("%s", mnem);
888 }
889 return 2;
890}
891
892
893// Mnemonics for instructions 0xF0 byte.
894// Returns NULL if the instruction is not handled here.
895static const char* F0Mnem(byte f0byte) {
896 switch (f0byte) {
Ben Murdoch4a90d5f2016-03-22 12:00:34 +0000897 case 0x0B:
898 return "ud2";
Ben Murdochda12d292016-06-02 14:46:10 +0100899 case 0x18:
900 return "prefetch";
901 case 0xA2:
902 return "cpuid";
903 case 0xBE:
904 return "movsx_b";
905 case 0xBF:
906 return "movsx_w";
907 case 0xB6:
908 return "movzx_b";
909 case 0xB7:
910 return "movzx_w";
911 case 0xAF:
912 return "imul";
913 case 0xA4:
914 return "shld";
915 case 0xA5:
916 return "shld";
917 case 0xAD:
918 return "shrd";
919 case 0xAC:
920 return "shrd"; // 3-operand version.
921 case 0xAB:
922 return "bts";
923 case 0xBC:
924 return "bsf";
925 case 0xBD:
926 return "bsr";
Ben Murdochb8a8cc12014-11-26 15:28:44 +0000927 default: return NULL;
928 }
929}
930
931
932// Disassembled instruction '*instr' and writes it into 'out_buffer'.
933int DisassemblerX87::InstructionDecode(v8::internal::Vector<char> out_buffer,
934 byte* instr) {
935 tmp_buffer_pos_ = 0; // starting to write as position 0
936 byte* data = instr;
937 // Check for hints.
938 const char* branch_hint = NULL;
939 // We use these two prefixes only with branch prediction
940 if (*data == 0x3E /*ds*/) {
941 branch_hint = "predicted taken";
942 data++;
943 } else if (*data == 0x2E /*cs*/) {
944 branch_hint = "predicted not taken";
945 data++;
946 }
947 bool processed = true; // Will be set to false if the current instruction
948 // is not in 'instructions' table.
949 const InstructionDesc& idesc = instruction_table_->Get(*data);
950 switch (idesc.type) {
951 case ZERO_OPERANDS_INSTR:
Ben Murdochc5610432016-08-08 18:44:38 +0100952 AppendToBuffer("%s", idesc.mnem);
Ben Murdochb8a8cc12014-11-26 15:28:44 +0000953 data++;
954 break;
955
956 case TWO_OPERANDS_INSTR:
957 data++;
958 data += PrintOperands(idesc.mnem, idesc.op_order_, data);
959 break;
960
961 case JUMP_CONDITIONAL_SHORT_INSTR:
962 data += JumpConditionalShort(data, branch_hint);
963 break;
964
965 case REGISTER_INSTR:
966 AppendToBuffer("%s %s", idesc.mnem, NameOfCPURegister(*data & 0x07));
967 data++;
968 break;
969
970 case MOVE_REG_INSTR: {
971 byte* addr = reinterpret_cast<byte*>(*reinterpret_cast<int32_t*>(data+1));
972 AppendToBuffer("mov %s,%s",
973 NameOfCPURegister(*data & 0x07),
974 NameOfAddress(addr));
975 data += 5;
976 break;
977 }
978
979 case CALL_JUMP_INSTR: {
980 byte* addr = data + *reinterpret_cast<int32_t*>(data+1) + 5;
981 AppendToBuffer("%s %s", idesc.mnem, NameOfAddress(addr));
982 data += 5;
983 break;
984 }
985
986 case SHORT_IMMEDIATE_INSTR: {
987 byte* addr = reinterpret_cast<byte*>(*reinterpret_cast<int32_t*>(data+1));
988 AppendToBuffer("%s eax,%s", idesc.mnem, NameOfAddress(addr));
989 data += 5;
990 break;
991 }
992
993 case BYTE_IMMEDIATE_INSTR: {
994 AppendToBuffer("%s al,0x%x", idesc.mnem, data[1]);
995 data += 2;
996 break;
997 }
998
999 case NO_INSTR:
1000 processed = false;
1001 break;
1002
1003 default:
1004 UNIMPLEMENTED(); // This type is not implemented.
1005 }
1006 //----------------------------
1007 if (!processed) {
1008 switch (*data) {
1009 case 0xC2:
1010 AppendToBuffer("ret 0x%x", *reinterpret_cast<uint16_t*>(data+1));
1011 data += 3;
1012 break;
1013
1014 case 0x6B: {
1015 data++;
1016 data += PrintOperands("imul", REG_OPER_OP_ORDER, data);
1017 AppendToBuffer(",%d", *data);
1018 data++;
1019 } break;
1020
1021 case 0x69: {
1022 data++;
1023 data += PrintOperands("imul", REG_OPER_OP_ORDER, data);
1024 AppendToBuffer(",%d", *reinterpret_cast<int32_t*>(data));
1025 data += 4;
1026 }
1027 break;
1028
1029 case 0xF6:
1030 { data++;
1031 int mod, regop, rm;
1032 get_modrm(*data, &mod, &regop, &rm);
1033 if (regop == eax) {
1034 AppendToBuffer("test_b ");
1035 data += PrintRightByteOperand(data);
1036 int32_t imm = *data;
1037 AppendToBuffer(",0x%x", imm);
1038 data++;
1039 } else {
1040 UnimplementedInstruction();
1041 }
1042 }
1043 break;
1044
1045 case 0x81: // fall through
1046 case 0x83: // 0x81 with sign extension bit set
1047 data += PrintImmediateOp(data);
1048 break;
1049
1050 case 0x0F:
1051 { byte f0byte = data[1];
1052 const char* f0mnem = F0Mnem(f0byte);
1053 if (f0byte == 0x18) {
1054 data += 2;
1055 int mod, regop, rm;
1056 get_modrm(*data, &mod, &regop, &rm);
1057 const char* suffix[] = {"nta", "1", "2", "3"};
1058 AppendToBuffer("%s%s ", f0mnem, suffix[regop & 0x03]);
1059 data += PrintRightOperand(data);
1060 } else if (f0byte == 0x1F && data[2] == 0) {
1061 AppendToBuffer("nop"); // 3 byte nop.
1062 data += 3;
1063 } else if (f0byte == 0x1F && data[2] == 0x40 && data[3] == 0) {
1064 AppendToBuffer("nop"); // 4 byte nop.
1065 data += 4;
1066 } else if (f0byte == 0x1F && data[2] == 0x44 && data[3] == 0 &&
1067 data[4] == 0) {
1068 AppendToBuffer("nop"); // 5 byte nop.
1069 data += 5;
1070 } else if (f0byte == 0x1F && data[2] == 0x80 && data[3] == 0 &&
1071 data[4] == 0 && data[5] == 0 && data[6] == 0) {
1072 AppendToBuffer("nop"); // 7 byte nop.
1073 data += 7;
1074 } else if (f0byte == 0x1F && data[2] == 0x84 && data[3] == 0 &&
1075 data[4] == 0 && data[5] == 0 && data[6] == 0 &&
1076 data[7] == 0) {
1077 AppendToBuffer("nop"); // 8 byte nop.
1078 data += 8;
Ben Murdoch4a90d5f2016-03-22 12:00:34 +00001079 } else if (f0byte == 0x0B || f0byte == 0xA2 || f0byte == 0x31) {
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001080 AppendToBuffer("%s", f0mnem);
1081 data += 2;
1082 } else if (f0byte == 0x28) {
1083 data += 2;
1084 int mod, regop, rm;
1085 get_modrm(*data, &mod, &regop, &rm);
1086 AppendToBuffer("movaps %s,%s",
1087 NameOfXMMRegister(regop),
1088 NameOfXMMRegister(rm));
1089 data++;
1090 } else if (f0byte >= 0x53 && f0byte <= 0x5F) {
1091 const char* const pseudo_op[] = {
1092 "rcpps",
1093 "andps",
1094 "andnps",
1095 "orps",
1096 "xorps",
1097 "addps",
1098 "mulps",
1099 "cvtps2pd",
1100 "cvtdq2ps",
1101 "subps",
1102 "minps",
1103 "divps",
1104 "maxps",
1105 };
1106
1107 data += 2;
1108 int mod, regop, rm;
1109 get_modrm(*data, &mod, &regop, &rm);
1110 AppendToBuffer("%s %s,",
1111 pseudo_op[f0byte - 0x53],
1112 NameOfXMMRegister(regop));
1113 data += PrintRightXMMOperand(data);
1114 } else if (f0byte == 0x50) {
1115 data += 2;
1116 int mod, regop, rm;
1117 get_modrm(*data, &mod, &regop, &rm);
1118 AppendToBuffer("movmskps %s,%s",
1119 NameOfCPURegister(regop),
1120 NameOfXMMRegister(rm));
1121 data++;
1122 } else if (f0byte== 0xC6) {
1123 // shufps xmm, xmm/m128, imm8
1124 data += 2;
1125 int mod, regop, rm;
1126 get_modrm(*data, &mod, &regop, &rm);
1127 int8_t imm8 = static_cast<int8_t>(data[1]);
1128 AppendToBuffer("shufps %s,%s,%d",
1129 NameOfXMMRegister(rm),
1130 NameOfXMMRegister(regop),
1131 static_cast<int>(imm8));
1132 data += 2;
1133 } else if ((f0byte & 0xF0) == 0x80) {
1134 data += JumpConditional(data, branch_hint);
1135 } else if (f0byte == 0xBE || f0byte == 0xBF || f0byte == 0xB6 ||
1136 f0byte == 0xB7 || f0byte == 0xAF) {
1137 data += 2;
1138 data += PrintOperands(f0mnem, REG_OPER_OP_ORDER, data);
1139 } else if ((f0byte & 0xF0) == 0x90) {
1140 data += SetCC(data);
1141 } else if ((f0byte & 0xF0) == 0x40) {
1142 data += CMov(data);
Ben Murdochda12d292016-06-02 14:46:10 +01001143 } else if (f0byte == 0xA4 || f0byte == 0xAC) {
1144 // shld, shrd
1145 data += 2;
1146 AppendToBuffer("%s ", f0mnem);
1147 int mod, regop, rm;
1148 get_modrm(*data, &mod, &regop, &rm);
1149 int8_t imm8 = static_cast<int8_t>(data[1]);
1150 data += 2;
1151 AppendToBuffer("%s,%s,%d", NameOfCPURegister(rm),
1152 NameOfCPURegister(regop), static_cast<int>(imm8));
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001153 } else if (f0byte == 0xAB || f0byte == 0xA5 || f0byte == 0xAD) {
Ben Murdochda12d292016-06-02 14:46:10 +01001154 // shrd_cl, shld_cl, bts
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001155 data += 2;
1156 AppendToBuffer("%s ", f0mnem);
1157 int mod, regop, rm;
1158 get_modrm(*data, &mod, &regop, &rm);
1159 data += PrintRightOperand(data);
1160 if (f0byte == 0xAB) {
1161 AppendToBuffer(",%s", NameOfCPURegister(regop));
1162 } else {
1163 AppendToBuffer(",%s,cl", NameOfCPURegister(regop));
1164 }
1165 } else if (f0byte == 0xBD) {
1166 data += 2;
1167 int mod, regop, rm;
1168 get_modrm(*data, &mod, &regop, &rm);
1169 AppendToBuffer("%s %s,", f0mnem, NameOfCPURegister(regop));
1170 data += PrintRightOperand(data);
1171 } else {
1172 UnimplementedInstruction();
1173 }
1174 }
1175 break;
1176
1177 case 0x8F:
1178 { data++;
1179 int mod, regop, rm;
1180 get_modrm(*data, &mod, &regop, &rm);
1181 if (regop == eax) {
1182 AppendToBuffer("pop ");
1183 data += PrintRightOperand(data);
1184 }
1185 }
1186 break;
1187
1188 case 0xFF:
1189 { data++;
1190 int mod, regop, rm;
1191 get_modrm(*data, &mod, &regop, &rm);
1192 const char* mnem = NULL;
1193 switch (regop) {
1194 case esi: mnem = "push"; break;
1195 case eax: mnem = "inc"; break;
1196 case ecx: mnem = "dec"; break;
1197 case edx: mnem = "call"; break;
1198 case esp: mnem = "jmp"; break;
1199 default: mnem = "???";
1200 }
1201 AppendToBuffer("%s ", mnem);
1202 data += PrintRightOperand(data);
1203 }
1204 break;
1205
1206 case 0xC7: // imm32, fall through
1207 case 0xC6: // imm8
1208 { bool is_byte = *data == 0xC6;
1209 data++;
1210 if (is_byte) {
1211 AppendToBuffer("%s ", "mov_b");
1212 data += PrintRightByteOperand(data);
1213 int32_t imm = *data;
1214 AppendToBuffer(",0x%x", imm);
1215 data++;
1216 } else {
1217 AppendToBuffer("%s ", "mov");
1218 data += PrintRightOperand(data);
1219 int32_t imm = *reinterpret_cast<int32_t*>(data);
1220 AppendToBuffer(",0x%x", imm);
1221 data += 4;
1222 }
1223 }
1224 break;
1225
1226 case 0x80:
1227 { data++;
1228 int mod, regop, rm;
1229 get_modrm(*data, &mod, &regop, &rm);
1230 const char* mnem = NULL;
1231 switch (regop) {
1232 case 5: mnem = "subb"; break;
1233 case 7: mnem = "cmpb"; break;
1234 default: UnimplementedInstruction();
1235 }
1236 AppendToBuffer("%s ", mnem);
1237 data += PrintRightByteOperand(data);
1238 int32_t imm = *data;
1239 AppendToBuffer(",0x%x", imm);
1240 data++;
1241 }
1242 break;
1243
1244 case 0x88: // 8bit, fall through
1245 case 0x89: // 32bit
1246 { bool is_byte = *data == 0x88;
1247 int mod, regop, rm;
1248 data++;
1249 get_modrm(*data, &mod, &regop, &rm);
1250 if (is_byte) {
1251 AppendToBuffer("%s ", "mov_b");
1252 data += PrintRightByteOperand(data);
1253 AppendToBuffer(",%s", NameOfByteCPURegister(regop));
1254 } else {
1255 AppendToBuffer("%s ", "mov");
1256 data += PrintRightOperand(data);
1257 AppendToBuffer(",%s", NameOfCPURegister(regop));
1258 }
1259 }
1260 break;
1261
1262 case 0x66: // prefix
1263 while (*data == 0x66) data++;
1264 if (*data == 0xf && data[1] == 0x1f) {
1265 AppendToBuffer("nop"); // 0x66 prefix
1266 } else if (*data == 0x90) {
1267 AppendToBuffer("nop"); // 0x66 prefix
1268 } else if (*data == 0x8B) {
1269 data++;
1270 data += PrintOperands("mov_w", REG_OPER_OP_ORDER, data);
Ben Murdochc5610432016-08-08 18:44:38 +01001271 } else if (*data == 0x87) {
1272 data++;
1273 int mod, regop, rm;
1274 get_modrm(*data, &mod, &regop, &rm);
1275 AppendToBuffer("xchg_w ");
1276 data += PrintRightOperand(data);
1277 AppendToBuffer(",%s", NameOfCPURegister(regop));
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001278 } else if (*data == 0x89) {
1279 data++;
1280 int mod, regop, rm;
1281 get_modrm(*data, &mod, &regop, &rm);
1282 AppendToBuffer("mov_w ");
1283 data += PrintRightOperand(data);
1284 AppendToBuffer(",%s", NameOfCPURegister(regop));
1285 } else if (*data == 0xC7) {
1286 data++;
1287 AppendToBuffer("%s ", "mov_w");
1288 data += PrintRightOperand(data);
1289 int imm = *reinterpret_cast<int16_t*>(data);
1290 AppendToBuffer(",0x%x", imm);
1291 data += 2;
Ben Murdochda12d292016-06-02 14:46:10 +01001292 } else if (*data == 0xF7) {
1293 data++;
1294 AppendToBuffer("%s ", "test_w");
1295 data += PrintRightOperand(data);
1296 int imm = *reinterpret_cast<int16_t*>(data);
1297 AppendToBuffer(",0x%x", imm);
1298 data += 2;
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001299 } else if (*data == 0x0F) {
1300 data++;
1301 if (*data == 0x38) {
1302 data++;
1303 if (*data == 0x17) {
1304 data++;
1305 int mod, regop, rm;
1306 get_modrm(*data, &mod, &regop, &rm);
1307 AppendToBuffer("ptest %s,%s",
1308 NameOfXMMRegister(regop),
1309 NameOfXMMRegister(rm));
1310 data++;
1311 } else if (*data == 0x2A) {
1312 // movntdqa
Ben Murdoch4a90d5f2016-03-22 12:00:34 +00001313 UnimplementedInstruction();
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001314 } else {
1315 UnimplementedInstruction();
1316 }
1317 } else if (*data == 0x3A) {
1318 data++;
1319 if (*data == 0x0B) {
1320 data++;
1321 int mod, regop, rm;
1322 get_modrm(*data, &mod, &regop, &rm);
1323 int8_t imm8 = static_cast<int8_t>(data[1]);
1324 AppendToBuffer("roundsd %s,%s,%d",
1325 NameOfXMMRegister(regop),
1326 NameOfXMMRegister(rm),
1327 static_cast<int>(imm8));
1328 data += 2;
1329 } else if (*data == 0x16) {
1330 data++;
1331 int mod, regop, rm;
Ben Murdoch4a90d5f2016-03-22 12:00:34 +00001332 get_modrm(*data, &mod, &rm, &regop);
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001333 int8_t imm8 = static_cast<int8_t>(data[1]);
1334 AppendToBuffer("pextrd %s,%s,%d",
1335 NameOfCPURegister(regop),
1336 NameOfXMMRegister(rm),
1337 static_cast<int>(imm8));
1338 data += 2;
1339 } else if (*data == 0x17) {
1340 data++;
1341 int mod, regop, rm;
1342 get_modrm(*data, &mod, &regop, &rm);
1343 int8_t imm8 = static_cast<int8_t>(data[1]);
1344 AppendToBuffer("extractps %s,%s,%d",
1345 NameOfCPURegister(rm),
1346 NameOfXMMRegister(regop),
1347 static_cast<int>(imm8));
1348 data += 2;
1349 } else if (*data == 0x22) {
1350 data++;
1351 int mod, regop, rm;
1352 get_modrm(*data, &mod, &regop, &rm);
1353 int8_t imm8 = static_cast<int8_t>(data[1]);
1354 AppendToBuffer("pinsrd %s,%s,%d",
1355 NameOfXMMRegister(regop),
1356 NameOfCPURegister(rm),
1357 static_cast<int>(imm8));
1358 data += 2;
1359 } else {
1360 UnimplementedInstruction();
1361 }
1362 } else if (*data == 0x2E || *data == 0x2F) {
1363 const char* mnem = (*data == 0x2E) ? "ucomisd" : "comisd";
1364 data++;
1365 int mod, regop, rm;
1366 get_modrm(*data, &mod, &regop, &rm);
1367 if (mod == 0x3) {
1368 AppendToBuffer("%s %s,%s", mnem,
1369 NameOfXMMRegister(regop),
1370 NameOfXMMRegister(rm));
1371 data++;
1372 } else {
1373 AppendToBuffer("%s %s,", mnem, NameOfXMMRegister(regop));
1374 data += PrintRightOperand(data);
1375 }
1376 } else if (*data == 0x50) {
1377 data++;
1378 int mod, regop, rm;
1379 get_modrm(*data, &mod, &regop, &rm);
1380 AppendToBuffer("movmskpd %s,%s",
1381 NameOfCPURegister(regop),
1382 NameOfXMMRegister(rm));
1383 data++;
1384 } else if (*data == 0x54) {
1385 data++;
1386 int mod, regop, rm;
1387 get_modrm(*data, &mod, &regop, &rm);
1388 AppendToBuffer("andpd %s,%s",
1389 NameOfXMMRegister(regop),
1390 NameOfXMMRegister(rm));
1391 data++;
1392 } else if (*data == 0x56) {
1393 data++;
1394 int mod, regop, rm;
1395 get_modrm(*data, &mod, &regop, &rm);
1396 AppendToBuffer("orpd %s,%s",
1397 NameOfXMMRegister(regop),
1398 NameOfXMMRegister(rm));
1399 data++;
1400 } else if (*data == 0x57) {
1401 data++;
1402 int mod, regop, rm;
1403 get_modrm(*data, &mod, &regop, &rm);
1404 AppendToBuffer("xorpd %s,%s",
1405 NameOfXMMRegister(regop),
1406 NameOfXMMRegister(rm));
1407 data++;
1408 } else if (*data == 0x6E) {
1409 data++;
1410 int mod, regop, rm;
1411 get_modrm(*data, &mod, &regop, &rm);
1412 AppendToBuffer("movd %s,", NameOfXMMRegister(regop));
1413 data += PrintRightOperand(data);
1414 } else if (*data == 0x6F) {
1415 data++;
1416 int mod, regop, rm;
1417 get_modrm(*data, &mod, &regop, &rm);
1418 AppendToBuffer("movdqa %s,", NameOfXMMRegister(regop));
1419 data += PrintRightXMMOperand(data);
1420 } else if (*data == 0x70) {
1421 data++;
1422 int mod, regop, rm;
1423 get_modrm(*data, &mod, &regop, &rm);
1424 int8_t imm8 = static_cast<int8_t>(data[1]);
1425 AppendToBuffer("pshufd %s,%s,%d",
1426 NameOfXMMRegister(regop),
1427 NameOfXMMRegister(rm),
1428 static_cast<int>(imm8));
1429 data += 2;
1430 } else if (*data == 0x76) {
1431 data++;
1432 int mod, regop, rm;
1433 get_modrm(*data, &mod, &regop, &rm);
1434 AppendToBuffer("pcmpeqd %s,%s",
1435 NameOfXMMRegister(regop),
1436 NameOfXMMRegister(rm));
1437 data++;
1438 } else if (*data == 0x90) {
1439 data++;
1440 AppendToBuffer("nop"); // 2 byte nop.
1441 } else if (*data == 0xF3) {
1442 data++;
1443 int mod, regop, rm;
1444 get_modrm(*data, &mod, &regop, &rm);
1445 AppendToBuffer("psllq %s,%s",
1446 NameOfXMMRegister(regop),
1447 NameOfXMMRegister(rm));
1448 data++;
1449 } else if (*data == 0x73) {
1450 data++;
1451 int mod, regop, rm;
1452 get_modrm(*data, &mod, &regop, &rm);
1453 int8_t imm8 = static_cast<int8_t>(data[1]);
1454 DCHECK(regop == esi || regop == edx);
1455 AppendToBuffer("%s %s,%d",
1456 (regop == esi) ? "psllq" : "psrlq",
1457 NameOfXMMRegister(rm),
1458 static_cast<int>(imm8));
1459 data += 2;
1460 } else if (*data == 0xD3) {
1461 data++;
1462 int mod, regop, rm;
1463 get_modrm(*data, &mod, &regop, &rm);
1464 AppendToBuffer("psrlq %s,%s",
1465 NameOfXMMRegister(regop),
1466 NameOfXMMRegister(rm));
1467 data++;
1468 } else if (*data == 0x7F) {
1469 AppendToBuffer("movdqa ");
1470 data++;
1471 int mod, regop, rm;
1472 get_modrm(*data, &mod, &regop, &rm);
1473 data += PrintRightXMMOperand(data);
1474 AppendToBuffer(",%s", NameOfXMMRegister(regop));
1475 } else if (*data == 0x7E) {
1476 data++;
1477 int mod, regop, rm;
1478 get_modrm(*data, &mod, &regop, &rm);
1479 AppendToBuffer("movd ");
1480 data += PrintRightOperand(data);
1481 AppendToBuffer(",%s", NameOfXMMRegister(regop));
1482 } else if (*data == 0xDB) {
1483 data++;
1484 int mod, regop, rm;
1485 get_modrm(*data, &mod, &regop, &rm);
1486 AppendToBuffer("pand %s,%s",
1487 NameOfXMMRegister(regop),
1488 NameOfXMMRegister(rm));
1489 data++;
1490 } else if (*data == 0xE7) {
1491 data++;
1492 int mod, regop, rm;
1493 get_modrm(*data, &mod, &regop, &rm);
1494 if (mod == 3) {
Ben Murdoch4a90d5f2016-03-22 12:00:34 +00001495 // movntdq
1496 UnimplementedInstruction();
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001497 } else {
1498 UnimplementedInstruction();
1499 }
1500 } else if (*data == 0xEF) {
1501 data++;
1502 int mod, regop, rm;
1503 get_modrm(*data, &mod, &regop, &rm);
1504 AppendToBuffer("pxor %s,%s",
1505 NameOfXMMRegister(regop),
1506 NameOfXMMRegister(rm));
1507 data++;
1508 } else if (*data == 0xEB) {
1509 data++;
1510 int mod, regop, rm;
1511 get_modrm(*data, &mod, &regop, &rm);
1512 AppendToBuffer("por %s,%s",
1513 NameOfXMMRegister(regop),
1514 NameOfXMMRegister(rm));
1515 data++;
1516 } else {
1517 UnimplementedInstruction();
1518 }
1519 } else {
1520 UnimplementedInstruction();
1521 }
1522 break;
1523
1524 case 0xFE:
1525 { data++;
1526 int mod, regop, rm;
1527 get_modrm(*data, &mod, &regop, &rm);
1528 if (regop == ecx) {
1529 AppendToBuffer("dec_b ");
1530 data += PrintRightOperand(data);
1531 } else {
1532 UnimplementedInstruction();
1533 }
1534 }
1535 break;
1536
1537 case 0x68:
1538 AppendToBuffer("push 0x%x", *reinterpret_cast<int32_t*>(data+1));
1539 data += 5;
1540 break;
1541
1542 case 0x6A:
1543 AppendToBuffer("push 0x%x", *reinterpret_cast<int8_t*>(data + 1));
1544 data += 2;
1545 break;
1546
1547 case 0xA8:
1548 AppendToBuffer("test al,0x%x", *reinterpret_cast<uint8_t*>(data+1));
1549 data += 2;
1550 break;
1551
1552 case 0xA9:
1553 AppendToBuffer("test eax,0x%x", *reinterpret_cast<int32_t*>(data+1));
1554 data += 5;
1555 break;
1556
1557 case 0xD1: // fall through
1558 case 0xD3: // fall through
1559 case 0xC1:
1560 data += D1D3C1Instruction(data);
1561 break;
1562
1563 case 0xD8: // fall through
1564 case 0xD9: // fall through
1565 case 0xDA: // fall through
1566 case 0xDB: // fall through
1567 case 0xDC: // fall through
1568 case 0xDD: // fall through
1569 case 0xDE: // fall through
1570 case 0xDF:
1571 data += FPUInstruction(data);
1572 break;
1573
1574 case 0xEB:
1575 data += JumpShort(data);
1576 break;
1577
1578 case 0xF2:
1579 if (*(data+1) == 0x0F) {
1580 byte b2 = *(data+2);
1581 if (b2 == 0x11) {
1582 AppendToBuffer("movsd ");
1583 data += 3;
1584 int mod, regop, rm;
1585 get_modrm(*data, &mod, &regop, &rm);
1586 data += PrintRightXMMOperand(data);
1587 AppendToBuffer(",%s", NameOfXMMRegister(regop));
1588 } else if (b2 == 0x10) {
1589 data += 3;
1590 int mod, regop, rm;
1591 get_modrm(*data, &mod, &regop, &rm);
1592 AppendToBuffer("movsd %s,", NameOfXMMRegister(regop));
1593 data += PrintRightXMMOperand(data);
1594 } else if (b2 == 0x5A) {
1595 data += 3;
1596 int mod, regop, rm;
1597 get_modrm(*data, &mod, &regop, &rm);
1598 AppendToBuffer("cvtsd2ss %s,", NameOfXMMRegister(regop));
1599 data += PrintRightXMMOperand(data);
1600 } else {
1601 const char* mnem = "?";
1602 switch (b2) {
1603 case 0x2A: mnem = "cvtsi2sd"; break;
1604 case 0x2C: mnem = "cvttsd2si"; break;
1605 case 0x2D: mnem = "cvtsd2si"; break;
1606 case 0x51: mnem = "sqrtsd"; break;
1607 case 0x58: mnem = "addsd"; break;
1608 case 0x59: mnem = "mulsd"; break;
1609 case 0x5C: mnem = "subsd"; break;
1610 case 0x5E: mnem = "divsd"; break;
1611 }
1612 data += 3;
1613 int mod, regop, rm;
1614 get_modrm(*data, &mod, &regop, &rm);
1615 if (b2 == 0x2A) {
1616 AppendToBuffer("%s %s,", mnem, NameOfXMMRegister(regop));
1617 data += PrintRightOperand(data);
1618 } else if (b2 == 0x2C || b2 == 0x2D) {
1619 AppendToBuffer("%s %s,", mnem, NameOfCPURegister(regop));
1620 data += PrintRightXMMOperand(data);
1621 } else if (b2 == 0xC2) {
1622 // Intel manual 2A, Table 3-18.
1623 const char* const pseudo_op[] = {
1624 "cmpeqsd",
1625 "cmpltsd",
1626 "cmplesd",
1627 "cmpunordsd",
1628 "cmpneqsd",
1629 "cmpnltsd",
1630 "cmpnlesd",
1631 "cmpordsd"
1632 };
1633 AppendToBuffer("%s %s,%s",
1634 pseudo_op[data[1]],
1635 NameOfXMMRegister(regop),
1636 NameOfXMMRegister(rm));
1637 data += 2;
1638 } else {
1639 AppendToBuffer("%s %s,", mnem, NameOfXMMRegister(regop));
1640 data += PrintRightXMMOperand(data);
1641 }
1642 }
1643 } else {
1644 UnimplementedInstruction();
1645 }
1646 break;
1647
1648 case 0xF3:
1649 if (*(data+1) == 0x0F) {
1650 byte b2 = *(data+2);
1651 if (b2 == 0x11) {
1652 AppendToBuffer("movss ");
1653 data += 3;
1654 int mod, regop, rm;
1655 get_modrm(*data, &mod, &regop, &rm);
1656 data += PrintRightXMMOperand(data);
1657 AppendToBuffer(",%s", NameOfXMMRegister(regop));
1658 } else if (b2 == 0x10) {
1659 data += 3;
1660 int mod, regop, rm;
1661 get_modrm(*data, &mod, &regop, &rm);
1662 AppendToBuffer("movss %s,", NameOfXMMRegister(regop));
1663 data += PrintRightXMMOperand(data);
1664 } else if (b2 == 0x2C) {
1665 data += 3;
1666 int mod, regop, rm;
1667 get_modrm(*data, &mod, &regop, &rm);
1668 AppendToBuffer("cvttss2si %s,", NameOfCPURegister(regop));
1669 data += PrintRightXMMOperand(data);
1670 } else if (b2 == 0x5A) {
1671 data += 3;
1672 int mod, regop, rm;
1673 get_modrm(*data, &mod, &regop, &rm);
1674 AppendToBuffer("cvtss2sd %s,", NameOfXMMRegister(regop));
1675 data += PrintRightXMMOperand(data);
1676 } else if (b2 == 0x6F) {
1677 data += 3;
1678 int mod, regop, rm;
1679 get_modrm(*data, &mod, &regop, &rm);
1680 AppendToBuffer("movdqu %s,", NameOfXMMRegister(regop));
1681 data += PrintRightXMMOperand(data);
1682 } else if (b2 == 0x7F) {
1683 AppendToBuffer("movdqu ");
1684 data += 3;
1685 int mod, regop, rm;
1686 get_modrm(*data, &mod, &regop, &rm);
1687 data += PrintRightXMMOperand(data);
1688 AppendToBuffer(",%s", NameOfXMMRegister(regop));
1689 } else {
1690 UnimplementedInstruction();
1691 }
1692 } else if (*(data+1) == 0xA5) {
1693 data += 2;
1694 AppendToBuffer("rep_movs");
1695 } else if (*(data+1) == 0xAB) {
1696 data += 2;
1697 AppendToBuffer("rep_stos");
1698 } else {
1699 UnimplementedInstruction();
1700 }
1701 break;
1702
1703 case 0xF7:
1704 data += F7Instruction(data);
1705 break;
1706
1707 default:
1708 UnimplementedInstruction();
1709 }
1710 }
1711
1712 if (tmp_buffer_pos_ < sizeof tmp_buffer_) {
1713 tmp_buffer_[tmp_buffer_pos_] = '\0';
1714 }
1715
1716 int instr_len = data - instr;
1717 if (instr_len == 0) {
1718 printf("%02x", *data);
1719 }
1720 DCHECK(instr_len > 0); // Ensure progress.
1721
1722 int outp = 0;
1723 // Instruction bytes.
1724 for (byte* bp = instr; bp < data; bp++) {
1725 outp += v8::internal::SNPrintF(out_buffer + outp, "%02x", *bp);
1726 }
1727 for (int i = 6 - instr_len; i >= 0; i--) {
1728 outp += v8::internal::SNPrintF(out_buffer + outp, " ");
1729 }
1730
1731 outp += v8::internal::SNPrintF(out_buffer + outp, " %s", tmp_buffer_.start());
1732 return instr_len;
1733} // NOLINT (function is too long)
1734
1735
1736//------------------------------------------------------------------------------
1737
1738
Emily Bernierd0a1eb72015-03-24 16:35:39 -04001739static const char* const cpu_regs[8] = {
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001740 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi"
1741};
1742
1743
Emily Bernierd0a1eb72015-03-24 16:35:39 -04001744static const char* const byte_cpu_regs[8] = {
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001745 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh"
1746};
1747
1748
Emily Bernierd0a1eb72015-03-24 16:35:39 -04001749static const char* const xmm_regs[8] = {
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001750 "xmm0", "xmm1", "xmm2", "xmm3", "xmm4", "xmm5", "xmm6", "xmm7"
1751};
1752
1753
1754const char* NameConverter::NameOfAddress(byte* addr) const {
1755 v8::internal::SNPrintF(tmp_buffer_, "%p", addr);
1756 return tmp_buffer_.start();
1757}
1758
1759
1760const char* NameConverter::NameOfConstant(byte* addr) const {
1761 return NameOfAddress(addr);
1762}
1763
1764
1765const char* NameConverter::NameOfCPURegister(int reg) const {
1766 if (0 <= reg && reg < 8) return cpu_regs[reg];
1767 return "noreg";
1768}
1769
1770
1771const char* NameConverter::NameOfByteCPURegister(int reg) const {
1772 if (0 <= reg && reg < 8) return byte_cpu_regs[reg];
1773 return "noreg";
1774}
1775
1776
1777const char* NameConverter::NameOfXMMRegister(int reg) const {
1778 if (0 <= reg && reg < 8) return xmm_regs[reg];
1779 return "noxmmreg";
1780}
1781
1782
1783const char* NameConverter::NameInCode(byte* addr) const {
1784 // X87 does not embed debug strings at the moment.
1785 UNREACHABLE();
1786 return "";
1787}
1788
1789
1790//------------------------------------------------------------------------------
1791
1792Disassembler::Disassembler(const NameConverter& converter)
1793 : converter_(converter) {}
1794
1795
1796Disassembler::~Disassembler() {}
1797
1798
1799int Disassembler::InstructionDecode(v8::internal::Vector<char> buffer,
1800 byte* instruction) {
1801 DisassemblerX87 d(converter_, false /*do not crash if unimplemented*/);
1802 return d.InstructionDecode(buffer, instruction);
1803}
1804
1805
1806// The IA-32 assembler does not currently use constant pools.
1807int Disassembler::ConstantPoolSizeAt(byte* instruction) { return -1; }
1808
1809
1810/*static*/ void Disassembler::Disassemble(FILE* f, byte* begin, byte* end) {
1811 NameConverter converter;
1812 Disassembler d(converter);
1813 for (byte* pc = begin; pc < end;) {
1814 v8::internal::EmbeddedVector<char, 128> buffer;
1815 buffer[0] = '\0';
1816 byte* prev_pc = pc;
1817 pc += d.InstructionDecode(buffer, pc);
1818 fprintf(f, "%p", prev_pc);
1819 fprintf(f, " ");
1820
1821 for (byte* bp = prev_pc; bp < pc; bp++) {
1822 fprintf(f, "%02x", *bp);
1823 }
1824 for (int i = 6 - (pc - prev_pc); i >= 0; i--) {
1825 fprintf(f, " ");
1826 }
1827 fprintf(f, " %s\n", buffer.start());
1828 }
1829}
1830
1831
1832} // namespace disasm
1833
1834#endif // V8_TARGET_ARCH_X87