| /* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved. |
| * |
| * Redistribution and use in source and binary forms, with or without |
| * modification, are permitted provided that the following conditions are |
| * met: |
| * * Redistributions of source code must retain the above copyright |
| * notice, this list of conditions and the following disclaimer. |
| * * Redistributions in binary form must reproduce the above |
| * copyright notice, this list of conditions and the following |
| * disclaimer in the documentation and/or other materials provided |
| * with the distribution. |
| * * Neither the name of The Linux Foundation nor the names of its |
| * contributors may be used to endorse or promote products derived |
| * from this software without specific prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED |
| * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT |
| * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS |
| * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| */ |
| |
| #ifndef _PLATFORM_MSMCOPPER_IOMAP_H_ |
| #define _PLATFORM_MSMCOPPER_IOMAP_H_ |
| |
| #define MSM_IOMAP_BASE 0xF9000000 |
| #define MSM_IOMAP_END 0xFEFFFFFF |
| |
| #define SDRAM_START_ADDR 0x00000000 |
| #define SDRAM_SEC_BANK_START_ADDR 0x10000000 |
| |
| #define MSM_SHARED_BASE 0x0FA00000 |
| |
| #define RPM_MSG_RAM_BASE 0xFC42B000 |
| #define SYSTEM_IMEM_BASE 0xFE800000 |
| #define MSM_SHARED_IMEM_BASE 0xFE805000 |
| |
| #define RESTART_REASON_ADDR (RPM_MSG_RAM_BASE + 0x65C) |
| #define RESTART_REASON_ADDR_V2 (MSM_SHARED_IMEM_BASE + 0x65C) |
| #define DLOAD_MODE_ADDR_V2 (MSM_SHARED_IMEM_BASE + 0x0) |
| #define EMERGENCY_DLOAD_MODE_ADDR_V2 (MSM_SHARED_IMEM_BASE + 0xFE0) |
| |
| #define KPSS_BASE 0xF9000000 |
| |
| #define MSM_GIC_DIST_BASE KPSS_BASE |
| #define MSM_GIC_CPU_BASE (KPSS_BASE + 0x2000) |
| #define APCS_KPSS_ACS_BASE (KPSS_BASE + 0x00008000) |
| #define APCS_APC_KPSS_PLL_BASE (KPSS_BASE + 0x0000A000) |
| #define APCS_KPSS_CFG_BASE (KPSS_BASE + 0x00010000) |
| #define APCS_KPSS_WDT_BASE (KPSS_BASE + 0x00017000) |
| #define KPSS_APCS_QTMR_AC_BASE (KPSS_BASE + 0x00020000) |
| #define KPSS_APCS_F0_QTMR_V1_BASE (KPSS_BASE + 0x00021000) |
| #define QTMR_BASE KPSS_APCS_F0_QTMR_V1_BASE |
| |
| #define PERIPH_SS_BASE 0xF9800000 |
| |
| #define MSM_SDC1_BAM_BASE (PERIPH_SS_BASE + 0x00004000) |
| #define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000) |
| #define MSM_SDC1_DML_BASE (PERIPH_SS_BASE + 0x00024800) |
| #define MSM_SDC1_SDHCI_BASE (PERIPH_SS_BASE + 0x00024900) |
| #define MSM_SDC3_BAM_BASE (PERIPH_SS_BASE + 0x00044000) |
| #define MSM_SDC3_BASE (PERIPH_SS_BASE + 0x00064000) |
| #define MSM_SDC3_DML_BASE (PERIPH_SS_BASE + 0x00064800) |
| #define MSM_SDC3_SDHCI_BASE (PERIPH_SS_BASE + 0x00064900) |
| #define MSM_SDC2_BAM_BASE (PERIPH_SS_BASE + 0x00084000) |
| #define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x000A4000) |
| #define MSM_SDC2_DML_BASE (PERIPH_SS_BASE + 0x000A4800) |
| #define MSM_SDC2_SDHCI_BASE (PERIPH_SS_BASE + 0x000A4900) |
| #define MSM_SDC4_BAM_BASE (PERIPH_SS_BASE + 0x000C4000) |
| #define MSM_SDC4_BASE (PERIPH_SS_BASE + 0x000E4000) |
| #define MSM_SDC4_DML_BASE (PERIPH_SS_BASE + 0x000E4800) |
| #define MSM_SDC4_SDHCI_BASE (PERIPH_SS_BASE + 0x000E4900) |
| |
| #define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x0011D000) |
| #define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x0011E000) |
| #define BLSP1_UART2_BASE (PERIPH_SS_BASE + 0x0011F000) |
| #define BLSP1_UART3_BASE (PERIPH_SS_BASE + 0x00120000) |
| #define BLSP1_UART4_BASE (PERIPH_SS_BASE + 0x00121000) |
| #define BLSP1_UART5_BASE (PERIPH_SS_BASE + 0x00122000) |
| #define MSM_USB_BASE (PERIPH_SS_BASE + 0x00255000) |
| |
| #define MSM_USB30_BASE 0xF9200000 |
| #define MSM_USB30_QSCRATCH_BASE 0xF92F8800 |
| |
| #define CLK_CTL_BASE 0xFC400000 |
| |
| #define GCC_WDOG_DEBUG (CLK_CTL_BASE + 0x00001780) |
| |
| /* USB 3.0 clocks */ |
| #define SYS_NOC_USB3_AXI_CBCR (CLK_CTL_BASE + 0x0108) |
| |
| #define GCC_USB_30_BCR 0xFC4003C0 |
| #define GCC_USB_30_MISC 0xFC4003C4 |
| |
| #define GCC_USB30_MASTER_CBCR 0xFC4003C8 |
| #define GCC_USB30_SLEEP_CBCR 0xFC4003CC |
| #define GCC_USB30_MOCK_UTMI_CBCR 0xFC4003D0 |
| |
| #define GCC_USB30_MASTER_CMD_RCGR 0xFC4003D4 |
| #define GCC_USB30_MASTER_CFG_RCGR 0xFC4003D8 |
| #define GCC_USB30_MASTER_M 0xFC4003DC |
| #define GCC_USB30_MASTER_N 0xFC4003E0 |
| #define GCC_USB30_MASTER_D 0xFC4003E4 |
| |
| #define GCC_USB3_PHY_BCR 0xFC4003FC |
| |
| |
| #define USB_HS_BCR (CLK_CTL_BASE + 0x480) |
| |
| #define SPMI_BASE 0xFC4C0000 |
| #define SPMI_GENI_BASE (SPMI_BASE + 0xA000) |
| #define SPMI_PIC_BASE (SPMI_BASE + 0xB000) |
| |
| #define MSM_CE2_BAM_BASE 0xFD444000 |
| #define MSM_CE2_BASE 0xFD45A000 |
| #define USB2_PHY_SEL 0xFD4AB000 |
| |
| #define TLMM_BASE_ADDR 0xFD510000 |
| #define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + 0x1000 + (x)*0x10) |
| #define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x1004 + (x)*0x10) |
| |
| #define MPM2_MPM_CTRL_BASE 0xFC4A1000 |
| #define MPM2_MPM_PS_HOLD 0xFC4AB000 |
| #define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0xFC4A3000 |
| |
| /* CE 1 */ |
| #define GCC_CE1_BCR (CLK_CTL_BASE + 0x1040) |
| #define GCC_CE1_CMD_RCGR (CLK_CTL_BASE + 0x1050) |
| #define GCC_CE1_CFG_RCGR (CLK_CTL_BASE + 0x1054) |
| #define GCC_CE1_CBCR (CLK_CTL_BASE + 0x1044) |
| #define GCC_CE1_AXI_CBCR (CLK_CTL_BASE + 0x1048) |
| #define GCC_CE1_AHB_CBCR (CLK_CTL_BASE + 0x104C) |
| |
| /* CE 2 */ |
| #define GCC_CE2_BCR (CLK_CTL_BASE + 0x1080) |
| #define GCC_CE2_CMD_RCGR (CLK_CTL_BASE + 0x1090) |
| #define GCC_CE2_CFG_RCGR (CLK_CTL_BASE + 0x1094) |
| #define GCC_CE2_CBCR (CLK_CTL_BASE + 0x1084) |
| #define GCC_CE2_AXI_CBCR (CLK_CTL_BASE + 0x1088) |
| #define GCC_CE2_AHB_CBCR (CLK_CTL_BASE + 0x108C) |
| |
| /* GPLL */ |
| #define GPLL0_STATUS (CLK_CTL_BASE + 0x001C) |
| #define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x1480) |
| #define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x1484) |
| |
| /* GPLL4 */ |
| #define GPLL4_STATUS (CLK_CTL_BASE + 0x1DDC) |
| |
| /* SDCC */ |
| #define SDCC1_BCR (CLK_CTL_BASE + 0x4C0) /* block reset */ |
| #define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x4C4) /* branch control */ |
| #define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4C8) |
| #define SDCC1_INACTIVITY_TIMER_CBCR (CLK_CTL_BASE + 0x4CC) |
| #define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x4D0) /* cmd */ |
| #define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x4D4) /* cfg */ |
| #define SDCC1_M (CLK_CTL_BASE + 0x4D8) /* m */ |
| #define SDCC1_N (CLK_CTL_BASE + 0x4DC) /* n */ |
| #define SDCC1_D (CLK_CTL_BASE + 0x4E0) /* d */ |
| |
| /* SDCC clocks for CDC calibration*/ |
| #define SDCC1_CDCCAL_SLEEP_CBCR (CLK_CTL_BASE + 0x04E4) |
| #define SDCC1_CDCCAL_FF_CBCR (CLK_CTL_BASE + 0x04E8) |
| |
| /* SDCC2 */ |
| #define SDCC2_BCR (CLK_CTL_BASE + 0x500) /* block reset */ |
| #define SDCC2_APPS_CBCR (CLK_CTL_BASE + 0x504) /* branch control */ |
| #define SDCC2_AHB_CBCR (CLK_CTL_BASE + 0x508) |
| #define SDCC2_INACTIVITY_TIMER_CBCR (CLK_CTL_BASE + 0x50C) |
| #define SDCC2_CMD_RCGR (CLK_CTL_BASE + 0x510) /* cmd */ |
| #define SDCC2_CFG_RCGR (CLK_CTL_BASE + 0x514) /* cfg */ |
| #define SDCC2_M (CLK_CTL_BASE + 0x518) /* m */ |
| #define SDCC2_N (CLK_CTL_BASE + 0x51C) /* n */ |
| #define SDCC2_D (CLK_CTL_BASE + 0x520) /* d */ |
| |
| /* SDCC3 */ |
| #define SDCC3_BCR (CLK_CTL_BASE + 0x540) /* block reset */ |
| #define SDCC3_APPS_CBCR (CLK_CTL_BASE + 0x544) /* branch control */ |
| #define SDCC3_AHB_CBCR (CLK_CTL_BASE + 0x548) |
| #define SDCC3_INACTIVITY_TIMER_CBCR (CLK_CTL_BASE + 0x54C) |
| #define SDCC3_CMD_RCGR (CLK_CTL_BASE + 0x550) /* cmd */ |
| #define SDCC3_CFG_RCGR (CLK_CTL_BASE + 0x554) /* cfg */ |
| #define SDCC3_M (CLK_CTL_BASE + 0x558) /* m */ |
| #define SDCC3_N (CLK_CTL_BASE + 0x55C) /* n */ |
| #define SDCC3_D (CLK_CTL_BASE + 0x560) /* d */ |
| |
| /* UART */ |
| #define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x5C4) |
| #define BLSP2_AHB_CBCR (CLK_CTL_BASE + 0x944) |
| #define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x704) |
| #define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x70C) |
| #define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x710) |
| #define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x714) |
| #define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x718) |
| #define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x71C) |
| |
| /* USB */ |
| #define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x484) |
| #define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x488) |
| #define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x490) |
| #define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x494) |
| |
| /* I2C */ |
| #define BLSP2_QUP5_I2C_APPS_CBCR (CLK_CTL_BASE + 0xB88) |
| |
| #define BLSP_QUP_BASE(blsp_id, qup_id) ((blsp_id == 1) ? \ |
| (PERIPH_SS_BASE + 0x00123000 \ |
| + (qup_id * 0x1000)) :\ |
| (PERIPH_SS_BASE + 0x00163000 + \ |
| (qup_id * 0x1000))) |
| |
| #define MSM_MMSS_CLK_CTL_BASE 0xFD8C0000 |
| |
| #define MIPI_DSI_BASE (0xFD922800) |
| #define MIPI_DSI0_BASE (MIPI_DSI_BASE) |
| #define MIPI_DSI1_BASE (0xFD922E00) |
| #define REG_DSI(off) (MIPI_DSI_BASE + 0x04 + (off)) |
| |
| #define EDP_BASE (0xFD923400) |
| |
| #define MDP_BASE (0xfd900000) |
| #define REG_MDP(off) (MDP_BASE + (off)) |
| |
| #define SOFT_RESET 0x118 |
| #define CLK_CTRL 0x11C |
| #define TRIG_CTRL 0x084 |
| #define CTRL 0x004 |
| #define COMMAND_MODE_DMA_CTRL 0x03C |
| #define COMMAND_MODE_MDP_CTRL 0x040 |
| #define COMMAND_MODE_MDP_DCS_CMD_CTRL 0x044 |
| #define COMMAND_MODE_MDP_STREAM0_CTRL 0x058 |
| #define COMMAND_MODE_MDP_STREAM0_TOTAL 0x05C |
| #define COMMAND_MODE_MDP_STREAM1_CTRL 0x060 |
| #define COMMAND_MODE_MDP_STREAM1_TOTAL 0x064 |
| #define ERR_INT_MASK0 0x10C |
| |
| #define LANE_SWAP_CTL 0x0B0 |
| #define TIMING_CTL 0x0C4 |
| |
| #define VIDEO_MODE_ACTIVE_H 0x024 |
| #define VIDEO_MODE_ACTIVE_V 0x028 |
| #define VIDEO_MODE_TOTAL 0x02C |
| #define VIDEO_MODE_HSYNC 0x030 |
| #define VIDEO_MODE_VSYNC 0x034 |
| #define VIDEO_MODE_VSYNC_VPOS 0x038 |
| |
| #define DMA_CMD_OFFSET 0x048 |
| #define DMA_CMD_LENGTH 0x04C |
| |
| #define INT_CTRL 0x110 |
| #define CMD_MODE_DMA_SW_TRIGGER 0x090 |
| |
| #define EOT_PACKET_CTRL 0x0CC |
| #define MISR_CMD_CTRL 0x0A0 |
| #define MISR_VIDEO_CTRL 0x0A4 |
| #define VIDEO_MODE_CTRL 0x010 |
| #define HS_TIMER_CTRL 0x0BC |
| |
| /* DRV strength for sdcc */ |
| #define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x00002044) |
| |
| /* SDHCI */ |
| #define SDCC_MCI_HC_MODE (0x00000078) |
| #define SDCC_HC_PWRCTL_STATUS_REG (0x000000DC) |
| #define SDCC_HC_PWRCTL_MASK_REG (0x000000E0) |
| #define SDCC_HC_PWRCTL_CLEAR_REG (0x000000E4) |
| #define SDCC_HC_PWRCTL_CTL_REG (0x000000E8) |
| #endif |