blob: ce0ea101e0243c95a29948fdb00e2a6f1950dd0d [file] [log] [blame]
Siddhartha Agrawald61f81e2012-12-17 19:20:35 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Deepa Dinamani22799652012-07-21 12:26:22 -07002
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
Channagoud Kadabi0e60b7d2012-11-01 22:56:08 +053012 * * Neither the name of The Linux Foundation, Inc. nor the names of its
Deepa Dinamani22799652012-07-21 12:26:22 -070013 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef _PM8x41_H_
30#define _PM8x41_H_
31
Channagoud Kadabi0e60b7d2012-11-01 22:56:08 +053032#include <sys/types.h>
33
Deepa Dinamani9a612932012-08-14 16:15:03 -070034#define PM_GPIO_DIR_OUT 0x01
35#define PM_GPIO_DIR_IN 0x00
36#define PM_GPIO_DIR_BOTH 0x02
37
38#define PM_GPIO_PULL_UP_30 0
39#define PM_GPIO_PULL_UP_1_5 1
40#define PM_GPIO_PULL_UP_31_5 2
41/* 1.5uA + 30uA boost */
42#define PM_GPIO_PULL_UP_1_5_30 3
Kuogee Hsieh11835112013-10-04 15:50:36 -070043#define PM_GPIO_PULLDOWN_10 4
Deepa Dinamani9a612932012-08-14 16:15:03 -070044#define PM_GPIO_PULL_RESV_2 5
45
Siddhartha Agrawald61f81e2012-12-17 19:20:35 -080046
47#define PM_GPIO_OUT_CMOS 0x00
48#define PM_GPIO_OUT_DRAIN_NMOS 0x01
49#define PM_GPIO_OUT_DRAIN_PMOS 0x02
50
51#define PM_GPIO_OUT_DRIVE_LOW 0x01
52#define PM_GPIO_OUT_DRIVE_MED 0x02
53#define PM_GPIO_OUT_DRIVE_HIGH 0x03
54
Siddhartha Agrawald61f81e2012-12-17 19:20:35 -080055#define PM_GPIO_FUNC_LOW 0x00
56#define PM_GPIO_FUNC_HIGH 0x01
Kuogee Hsieh11835112013-10-04 15:50:36 -070057#define PM_GPIO_FUNC_2 0x06
Dhaval Patel171f0e42013-10-18 18:56:23 -070058#define PM_GPIO_FUNC_1 0x04
Siddhartha Agrawald61f81e2012-12-17 19:20:35 -080059
60#define PM_GPIO_MODE_MASK 0x70
61#define PM_GPIO_OUTPUT_MASK 0x0F
62
Neeti Desai120b55d2012-08-20 17:15:56 -070063#define PON_PSHOLD_WARM_RESET 0x1
Deepa Dinamani3c9865d2013-03-08 14:03:19 -080064#define PON_PSHOLD_SHUTDOWN 0x4
Sundarajan Srinivasanefc61b62013-07-19 12:08:07 -070065#define PON_PSHOLD_HARD_RESET 0x7
Neeti Desai120b55d2012-08-20 17:15:56 -070066
Channagoud Kadabi36c19ea2013-07-05 16:28:44 -070067enum PM8X41_VERSIONS
68{
69 PM8X41_VERSION_V1 = 0,
70 PM8X41_VERSION_V2 = 1,
71};
72
Deepa Dinamani7564f2a2013-02-05 17:55:51 -080073
sundarajan srinivasand0f59e82013-02-12 19:17:02 -080074/*Target power on reasons*/
Ameya Thakurca145d72013-07-17 16:52:02 -070075#define HARD_RST 1
sundarajan srinivasand0f59e82013-02-12 19:17:02 -080076#define DC_CHG 8
77#define USB_CHG 16
78#define PON1 32
79#define CBLPWR_N 64
80#define KPDPWR_N 128
81
Deepa Dinamani9a612932012-08-14 16:15:03 -070082struct pm8x41_gpio {
83 int direction;
84 int output_buffer;
85 int output_value;
86 int pull;
87 int vin_sel;
88 int out_strength;
89 int function;
90 int inv_int_pol;
91 int disable_pin;
92};
93
Deepa Dinamanie69ba612013-06-03 16:10:09 -070094struct pm8x41_ldo {
95 uint8_t type;
96 uint32_t base;
97};
98
99/* LDO base addresses. */
100#define PM8x41_LDO2 0x14100
101#define PM8x41_LDO4 0x14300
Ray Zhang898675f2013-05-25 23:13:40 +0800102#define PM8x41_LDO8 0x14700
Deepa Dinamanie69ba612013-06-03 16:10:09 -0700103#define PM8x41_LDO12 0x14B00
104#define PM8x41_LDO14 0x14D00
Ray Zhang898675f2013-05-25 23:13:40 +0800105#define PM8x41_LDO15 0x14E00
Deepa Dinamanie69ba612013-06-03 16:10:09 -0700106#define PM8x41_LDO19 0x15200
107#define PM8x41_LDO22 0x15500
108
109/* LDO voltage ranges */
110#define NLDO_UV_MIN 375000
111#define NLDO_UV_MAX 1537500
112#define NLDO_UV_STEP 12500
113#define NLDO_UV_VMIN_LOW 750000
114
115#define PLDO_UV_VMIN_LOW 750000
116#define PLDO_UV_VMIN_MID 1500000
117#define PLDO_UV_VMIN_HIGH 1750000
118
119#define PLDO_UV_MIN 1537500
120#define PDLO_UV_MID 3075000
121#define PLDO_UV_MAX 4900000
122#define PLDO_UV_STEP_LOW 12500
123#define PLDO_UV_STEP_MID 25000
124#define PLDO_UV_STEP_HIGH 50000
125
126#define LDO_RANGE_SEL_BIT 0
127#define LDO_VSET_SEL_BIT 0
128#define LDO_VREG_ENABLE_BIT 7
129#define LDO_NORMAL_PWR_BIT 7
130
131#define PLDO_TYPE 0
132#define NLDO_TYPE 1
133
134#define LDO(_base, _type) \
135{ \
136 .type = _type, \
137 .base = _base, \
138}
139
Deepa Dinamanic342f122013-06-12 15:41:31 -0700140enum mpp_vin_select
141{
142 MPP_VIN0,
143 MPP_VIN1,
144 MPP_VIN2,
145 MPP_VIN3,
146};
147
148enum mpp_mode_en_source_select
149{
150 MPP_LOW,
151 MPP_HIGH,
152 MPP_PAIRED_MPP,
153 MPP_NOT_PAIRED_MPP,
154 MPP_DTEST1 = 8,
155 MPP_NOT_DTEST1,
156 MPP_DTEST2,
157 MPP_NOT_DTEST2,
158 MPP_DTEST3,
159 MPP_NOT_DTEST3,
160 MPP_DTEST4,
161 MPP_NOT_DTEST4,
162};
163
164enum mpp_en_ctl
165{
166 MPP_DISABLE,
167 MPP_ENABLE,
168};
169
170enum mpp_mode
171{
172 MPP_DIGITAL_INPUT,
173 MPP_DIGITAL_OUTPUT,
174 MPP_DIGITAL_IN_AND_OUT,
175 MPP_BIDIRECTIONAL,
176 MPP_ANALOG_INPUT,
177 MPP_ANALOG_OUTPUT,
178 MPP_CURRENT_SINK,
179 MPP_RESERVED,
180};
181
182struct pm8x41_mpp
183{
184 uint32_t base;
185 enum mpp_vin_select vin;
186 enum mpp_mode_en_source_select mode;
187};
188
189#define PM8x41_MMP3_BASE 0xA200
190
Kuogee Hsieh11835112013-10-04 15:50:36 -0700191void pm8x41_lpg_write(uint8_t chan, uint8_t off, uint8_t val);
Deepa Dinamani9a612932012-08-14 16:15:03 -0700192int pm8x41_gpio_get(uint8_t gpio, uint8_t *status);
Siddhartha Agrawald61f81e2012-12-17 19:20:35 -0800193int pm8x41_gpio_set(uint8_t gpio, uint8_t value);
Deepa Dinamani9a612932012-08-14 16:15:03 -0700194int pm8x41_gpio_config(uint8_t gpio, struct pm8x41_gpio *config);
Deepa Dinamani22799652012-07-21 12:26:22 -0700195void pm8x41_set_boot_done();
Channagoud Kadabi36c19ea2013-07-05 16:28:44 -0700196uint32_t pm8x41_v2_resin_status();
Deepa Dinamanic7f87582013-02-01 15:24:49 -0800197uint32_t pm8x41_resin_status();
Neeti Desai120b55d2012-08-20 17:15:56 -0700198void pm8x41_reset_configure(uint8_t);
Deepa Dinamani3c9865d2013-03-08 14:03:19 -0800199void pm8x41_v2_reset_configure(uint8_t);
Deepa Dinamanie69ba612013-06-03 16:10:09 -0700200int pm8x41_ldo_set_voltage(struct pm8x41_ldo *ldo, uint32_t voltage);
201int pm8x41_ldo_control(struct pm8x41_ldo *ldo, uint8_t enable);
Deepa Dinamani7564f2a2013-02-05 17:55:51 -0800202uint8_t pm8x41_get_pmic_rev();
sundarajan srinivasand0f59e82013-02-12 19:17:02 -0800203uint8_t pm8x41_get_pon_reason();
Deepa Dinamanic342f122013-06-12 15:41:31 -0700204void pm8x41_config_output_mpp(struct pm8x41_mpp *mpp);
205void pm8x41_enable_mpp(struct pm8x41_mpp *mpp, enum mpp_en_ctl enable);
Ameya Thakurb0a62ab2013-06-25 13:43:10 -0700206uint8_t pm8x41_get_is_cold_boot();
Amol Jadic3231ff2013-07-23 14:35:31 -0700207void pm8x41_diff_clock_ctrl(uint8_t enable);
Xiaocheng Li73c57122013-09-14 17:32:00 +0800208void pm8x41_clear_pmic_watchdog(void);
Deepa Dinamani22799652012-07-21 12:26:22 -0700209#endif