blob: e876088bd4e7d5520538ed4a526df93827fa1da2 [file] [log] [blame]
Channagoud Kadabi123c9722014-02-06 13:22:50 -08001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
42#define gpll4_source_val 5
43#define cxo_mm_source_val 0
44#define mmpll0_mm_source_val 1
45#define mmpll1_mm_source_val 2
46#define mmpll3_mm_source_val 3
47#define gpll0_mm_source_val 5
48
49struct clk_freq_tbl rcg_dummy_freq = F_END;
50
51
52/* Clock Operations */
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070053static struct clk_ops clk_ops_rst =
54{
55 .reset = clock_lib2_reset_clk_reset,
56};
57
Channagoud Kadabi123c9722014-02-06 13:22:50 -080058static struct clk_ops clk_ops_branch =
59{
60 .enable = clock_lib2_branch_clk_enable,
61 .disable = clock_lib2_branch_clk_disable,
62 .set_rate = clock_lib2_branch_set_rate,
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070063 .reset = clock_lib2_branch_clk_reset,
Channagoud Kadabi123c9722014-02-06 13:22:50 -080064};
65
66static struct clk_ops clk_ops_rcg_mnd =
67{
68 .enable = clock_lib2_rcg_enable,
69 .set_rate = clock_lib2_rcg_set_rate,
70};
71
72static struct clk_ops clk_ops_rcg =
73{
74 .enable = clock_lib2_rcg_enable,
75 .set_rate = clock_lib2_rcg_set_rate,
76};
77
78static struct clk_ops clk_ops_cxo =
79{
80 .enable = cxo_clk_enable,
81 .disable = cxo_clk_disable,
82};
83
84static struct clk_ops clk_ops_pll_vote =
85{
86 .enable = pll_vote_clk_enable,
87 .disable = pll_vote_clk_disable,
88 .auto_off = pll_vote_clk_disable,
89 .is_enabled = pll_vote_clk_is_enabled,
90};
91
92static struct clk_ops clk_ops_vote =
93{
94 .enable = clock_lib2_vote_clk_enable,
95 .disable = clock_lib2_vote_clk_disable,
96};
97
98/* Clock Sources */
99static struct fixed_clk cxo_clk_src =
100{
101 .c = {
102 .rate = 19200000,
103 .dbg_name = "cxo_clk_src",
104 .ops = &clk_ops_cxo,
105 },
106};
107
108static struct pll_vote_clk gpll0_clk_src =
109{
110 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
111 .en_mask = BIT(0),
112 .status_reg = (void *) GPLL0_MODE,
113 .status_mask = BIT(30),
114 .parent = &cxo_clk_src.c,
115
116 .c = {
117 .rate = 600000000,
118 .dbg_name = "gpll0_clk_src",
119 .ops = &clk_ops_pll_vote,
120 },
121};
122
123static struct pll_vote_clk gpll4_clk_src =
124{
125 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
126 .en_mask = BIT(4),
127 .status_reg = (void *) GPLL4_MODE,
128 .status_mask = BIT(30),
129 .parent = &cxo_clk_src.c,
130
131 .c = {
132 .rate = 1600000000,
133 .dbg_name = "gpll4_clk_src",
134 .ops = &clk_ops_pll_vote,
135 },
136};
137
138/* UART Clocks */
139static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
140{
141 F( 3686400, gpll0, 1, 96, 15625),
142 F( 7372800, gpll0, 1, 192, 15625),
143 F(14745600, gpll0, 1, 384, 15625),
144 F(16000000, gpll0, 5, 2, 15),
145 F(19200000, cxo, 1, 0, 0),
146 F(24000000, gpll0, 5, 1, 5),
147 F(32000000, gpll0, 1, 4, 75),
148 F(40000000, gpll0, 15, 0, 0),
149 F(46400000, gpll0, 1, 29, 375),
150 F(48000000, gpll0, 12.5, 0, 0),
151 F(51200000, gpll0, 1, 32, 375),
152 F(56000000, gpll0, 1, 7, 75),
153 F(58982400, gpll0, 1, 1536, 15625),
154 F(60000000, gpll0, 10, 0, 0),
155 F_END
156};
157
158static struct rcg_clk blsp2_uart2_apps_clk_src =
159{
160 .cmd_reg = (uint32_t *) BLSP2_UART2_APPS_CMD_RCGR,
161 .cfg_reg = (uint32_t *) BLSP2_UART2_APPS_CFG_RCGR,
162 .m_reg = (uint32_t *) BLSP2_UART2_APPS_M,
163 .n_reg = (uint32_t *) BLSP2_UART2_APPS_N,
164 .d_reg = (uint32_t *) BLSP2_UART2_APPS_D,
165
166 .set_rate = clock_lib2_rcg_set_rate_mnd,
167 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
168 .current_freq = &rcg_dummy_freq,
169
170 .c = {
171 .dbg_name = "blsp1_uart2_apps_clk",
172 .ops = &clk_ops_rcg_mnd,
173 },
174};
175
176static struct rcg_clk blsp1_uart2_apps_clk_src =
177{
178 .cmd_reg = (uint32_t *) BLSP1_UART2_APPS_CMD_RCGR,
179 .cfg_reg = (uint32_t *) BLSP1_UART2_APPS_CFG_RCGR,
180 .m_reg = (uint32_t *) BLSP1_UART2_APPS_M,
181 .n_reg = (uint32_t *) BLSP1_UART2_APPS_N,
182 .d_reg = (uint32_t *) BLSP1_UART2_APPS_D,
183
184 .set_rate = clock_lib2_rcg_set_rate_mnd,
185 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
186 .current_freq = &rcg_dummy_freq,
187
188 .c = {
189 .dbg_name = "blsp1_uart2_apps_clk",
190 .ops = &clk_ops_rcg_mnd,
191 },
192};
193
194static struct branch_clk gcc_blsp2_uart2_apps_clk =
195{
196 .cbcr_reg = (uint32_t *) BLSP2_UART2_APPS_CBCR,
197 .parent = &blsp2_uart2_apps_clk_src.c,
198
199 .c = {
200 .dbg_name = "gcc_blsp2_uart2_apps_clk",
201 .ops = &clk_ops_branch,
202 },
203};
204
205static struct branch_clk gcc_blsp1_uart2_apps_clk =
206{
207 .cbcr_reg = (uint32_t *) BLSP1_UART2_APPS_CBCR,
208 .parent = &blsp1_uart2_apps_clk_src.c,
209
210 .c = {
211 .dbg_name = "gcc_blsp1_uart2_apps_clk",
212 .ops = &clk_ops_branch,
213 },
214};
215
216static struct vote_clk gcc_blsp1_ahb_clk = {
217 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
218 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
219 .en_mask = BIT(17),
220
221 .c = {
222 .dbg_name = "gcc_blsp1_ahb_clk",
223 .ops = &clk_ops_vote,
224 },
225};
226
227static struct vote_clk gcc_blsp2_ahb_clk = {
228 .cbcr_reg = (uint32_t *) BLSP2_AHB_CBCR,
229 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
230 .en_mask = BIT(15),
231
232 .c = {
233 .dbg_name = "gcc_blsp2_ahb_clk",
234 .ops = &clk_ops_vote,
235 },
236};
237
238/* USB Clocks */
239static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] =
240{
241 F(75000000, gpll0, 8, 0, 0),
242 F_END
243};
244
245static struct rcg_clk usb_hs_system_clk_src =
246{
247 .cmd_reg = (uint32_t *) USB_HS_SYSTEM_CMD_RCGR,
248 .cfg_reg = (uint32_t *) USB_HS_SYSTEM_CFG_RCGR,
249
250 .set_rate = clock_lib2_rcg_set_rate_hid,
251 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
252 .current_freq = &rcg_dummy_freq,
253
254 .c = {
255 .dbg_name = "usb_hs_system_clk",
256 .ops = &clk_ops_rcg,
257 },
258};
259
260static struct branch_clk gcc_usb_hs_system_clk =
261{
262 .cbcr_reg = (uint32_t *) USB_HS_SYSTEM_CBCR,
263 .parent = &usb_hs_system_clk_src.c,
264
265 .c = {
266 .dbg_name = "gcc_usb_hs_system_clk",
267 .ops = &clk_ops_branch,
268 },
269};
270
271static struct branch_clk gcc_usb_hs_ahb_clk =
272{
273 .cbcr_reg = (uint32_t *) USB_HS_AHB_CBCR,
274 .has_sibling = 1,
275
276 .c = {
277 .dbg_name = "gcc_usb_hs_ahb_clk",
278 .ops = &clk_ops_branch,
279 },
280};
281
282/* SDCC Clocks */
283static struct clk_freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] =
284{
285 F( 144000, cxo, 16, 3, 25),
286 F( 400000, cxo, 12, 1, 4),
287 F( 20000000, gpll0, 15, 1, 2),
288 F( 25000000, gpll0, 12, 1, 2),
289 F( 50000000, gpll0, 12, 0, 0),
290 F( 96000000, gpll4, 16, 0, 0),
291 F(192000000, gpll4, 8, 0, 0),
292 F(384000000, gpll4, 4, 0, 0),
293 F_END
294};
295
296static struct rcg_clk sdcc1_apps_clk_src =
297{
298 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
299 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
300 .m_reg = (uint32_t *) SDCC1_M,
301 .n_reg = (uint32_t *) SDCC1_N,
302 .d_reg = (uint32_t *) SDCC1_D,
303
304 .set_rate = clock_lib2_rcg_set_rate_mnd,
305 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
306 .current_freq = &rcg_dummy_freq,
307
308 .c = {
309 .dbg_name = "sdc1_clk",
310 .ops = &clk_ops_rcg_mnd,
311 },
312};
313
314static struct branch_clk gcc_sdcc1_apps_clk =
315{
316 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
317 .parent = &sdcc1_apps_clk_src.c,
318
319 .c = {
320 .dbg_name = "gcc_sdcc1_apps_clk",
321 .ops = &clk_ops_branch,
322 },
323};
324
325static struct branch_clk gcc_sdcc1_ahb_clk =
326{
327 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
328 .has_sibling = 1,
329
330 .c = {
331 .dbg_name = "gcc_sdcc1_ahb_clk",
332 .ops = &clk_ops_branch,
333 },
334};
335
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700336static struct branch_clk gcc_sys_noc_usb30_axi_clk = {
337 .cbcr_reg = (uint32_t *) SYS_NOC_USB3_AXI_CBCR,
338 .has_sibling = 1,
339
340 .c = {
341 .dbg_name = "sys_noc_usb30_axi_clk",
342 .ops = &clk_ops_branch,
343 },
344};
345
346static struct branch_clk gcc_usb2b_phy_sleep_clk = {
347 .cbcr_reg = (uint32_t *) USB2B_PHY_SLEEP_CBCR,
348 .bcr_reg = (uint32_t *) USB2B_PHY_BCR,
349 .has_sibling = 1,
350
351 .c = {
352 .dbg_name = "usb2b_phy_sleep_clk",
353 .ops = &clk_ops_branch,
354 },
355};
356
357static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
358 F( 125000000, gpll0, 1, 5, 24),
359 F_END
360};
361
362static struct rcg_clk usb30_master_clk_src = {
363 .cmd_reg = (uint32_t *) USB30_MASTER_CMD_RCGR,
364 .cfg_reg = (uint32_t *) USB30_MASTER_CFG_RCGR,
365 .m_reg = (uint32_t *) USB30_MASTER_M,
366 .n_reg = (uint32_t *) USB30_MASTER_N,
367 .d_reg = (uint32_t *) USB30_MASTER_D,
368
369 .set_rate = clock_lib2_rcg_set_rate_mnd,
370 .freq_tbl = ftbl_gcc_usb30_master_clk,
371 .current_freq = &rcg_dummy_freq,
372
373 .c = {
374 .dbg_name = "usb30_master_clk_src",
375 .ops = &clk_ops_rcg,
376 },
377};
378
379static struct branch_clk gcc_usb30_master_clk = {
380 .cbcr_reg = (uint32_t *) USB30_MASTER_CBCR,
381 .bcr_reg = (uint32_t *) USB_30_BCR,
382 .parent = &usb30_master_clk_src.c,
383
384 .c = {
385 .dbg_name = "usb30_master_clk",
386 .ops = &clk_ops_branch,
387 },
388};
389
390static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk_src[] = {
391 F( 60000000, gpll0, 10, 0, 0),
392 F_END
393};
394
395static struct rcg_clk usb30_mock_utmi_clk_src = {
396 .cmd_reg = (uint32_t *) USB30_MOCK_UTMI_CMD_RCGR,
397 .cfg_reg = (uint32_t *) USB30_MOCK_UTMI_CFG_RCGR,
398 .set_rate = clock_lib2_rcg_set_rate_hid,
399 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk_src,
400 .current_freq = &rcg_dummy_freq,
401
402 .c = {
403 .dbg_name = "usb30_mock_utmi_clk_src",
404 .ops = &clk_ops_rcg,
405 },
406};
407
408static struct branch_clk gcc_usb30_mock_utmi_clk = {
409 .cbcr_reg = (uint32_t *) USB30_MOCK_UTMI_CBCR,
410 .has_sibling = 0,
411 .parent = &usb30_mock_utmi_clk_src.c,
412
413 .c = {
414 .dbg_name = "usb30_mock_utmi_clk",
415 .ops = &clk_ops_branch,
416 },
417};
418
419static struct branch_clk gcc_usb30_sleep_clk = {
420 .cbcr_reg = (uint32_t *) USB30_SLEEP_CBCR,
421 .has_sibling = 1,
422
423 .c = {
424 .dbg_name = "usb30_sleep_clk",
425 .ops = &clk_ops_branch,
426 },
427};
428
429static struct clk_freq_tbl ftbl_gcc_usb30_phy_aux_clk_src[] = {
430 F( 1200000, cxo, 16, 0, 0),
431 F_END
432};
433
434static struct rcg_clk usb30_phy_aux_clk_src = {
435 .cmd_reg = (uint32_t *) USB30_PHY_AUX_CMD_RCGR,
436 .cfg_reg = (uint32_t *) USB30_PHY_AUX_CFG_RCGR,
437 .set_rate = clock_lib2_rcg_set_rate_hid,
438 .freq_tbl = ftbl_gcc_usb30_phy_aux_clk_src,
439 .current_freq = &rcg_dummy_freq,
440
441 .c = {
442 .dbg_name = "usb30_phy_aux_clk_src",
443 .ops = &clk_ops_rcg,
444 },
445};
446
447static struct branch_clk gcc_usb30_phy_aux_clk = {
448 .cbcr_reg = (uint32_t *)USB30_PHY_AUX_CBCR,
449 .has_sibling = 0,
450 .parent = &usb30_phy_aux_clk_src.c,
451
452 .c = {
453 .dbg_name = "usb30_phy_aux_clk",
454 .ops = &clk_ops_branch,
455 },
456};
457
458static struct branch_clk gcc_usb30_pipe_clk = {
459 .bcr_reg = (uint32_t *) USB30PHY_PHY_BCR,
460 .cbcr_reg = (uint32_t *) USB30_PHY_PIPE_CBCR,
461 .has_sibling = 1,
462
463 .c = {
464 .dbg_name = "usb30_pipe_clk",
465 .ops = &clk_ops_branch,
466 },
467};
468
469static struct reset_clk gcc_usb30_phy_reset = {
470 .bcr_reg = (uint32_t *)USB30_PHY_BCR,
471
472 .c = {
473 .dbg_name = "usb30_phy_reset",
474 .ops = &clk_ops_rst,
475 },
476};
477
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800478/* Clock lookup table */
Channagoud Kadabi608b6a72014-04-14 13:58:03 -0700479static struct clk_lookup msm_8994_clocks[] =
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800480{
481 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
482 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
483
484 CLK_LOOKUP("uart2_iface_clk", gcc_blsp1_ahb_clk.c),
485 CLK_LOOKUP("uart2_core_clk", gcc_blsp1_uart2_apps_clk.c),
486
487 CLK_LOOKUP("usb_iface_clk", gcc_usb_hs_ahb_clk.c),
488 CLK_LOOKUP("usb_core_clk", gcc_usb_hs_system_clk.c),
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700489
490 /* USB30 clocks */
491 CLK_LOOKUP("usb2b_phy_sleep_clk", gcc_usb2b_phy_sleep_clk.c),
492 CLK_LOOKUP("usb30_master_clk", gcc_usb30_master_clk.c),
493 CLK_LOOKUP("usb30_iface_clk", gcc_sys_noc_usb30_axi_clk),
494 CLK_LOOKUP("usb30_mock_utmi_clk", gcc_usb30_mock_utmi_clk.c),
495 CLK_LOOKUP("usb30_sleep_clk", gcc_usb30_sleep_clk.c),
496 CLK_LOOKUP("usb30_phy_aux_clk", gcc_usb30_phy_aux_clk.c),
497 CLK_LOOKUP("usb30_pipe_clk", gcc_usb30_pipe_clk.c),
498 CLK_LOOKUP("usb30_phy_reset", gcc_usb30_phy_reset.c),
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800499};
500
501void platform_clock_init(void)
502{
Channagoud Kadabi608b6a72014-04-14 13:58:03 -0700503 clk_init(msm_8994_clocks, ARRAY_SIZE(msm_8994_clocks));
Channagoud Kadabi123c9722014-02-06 13:22:50 -0800504}