blob: 1b5c9f7116748db511da3eade7f8520e5f566037 [file] [log] [blame]
Amol Jadif3d5a892013-07-23 16:09:44 -07001/* Copyright (c) 2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28#ifndef __DWC_USB30_QSCRATCH_HWIO_H__
29#define __DWC_USB30_QSCRATCH_HWIO_H__
30
31
32/* Macros to simplify wrapper reg read */
33#define REG_READ(_dev, _reg) readl(HWIO_##_reg##_ADDR(_dev->base))
34#define REG_READI(_dev, _reg, _index) readl(HWIO_##_reg##_ADDR(_dev->base, _index))
35
36/* Macros to simplify wrapper reg write */
37#define REG_WRITE(_dev, _reg, _value) writel(_value, HWIO_##_reg##_ADDR(_dev->base))
38#define REG_WRITEI(_dev, _reg, _index, _value) writel(_value, HWIO_##_reg##_ADDR(_dev->base, _index))
39
40#define REG_BMSK(_reg, _field) HWIO_##_reg##_##_field##_BMSK
41#define REG_SHFT(_reg, _field) HWIO_##_reg##_##_field##_SHFT
42
43/* Macros to simplify wrapper reg field read */
44#define REG_READ_FIELD(_dev, _reg, _field) ((REG_READ(_dev,_reg) & REG_BMSK(_reg, _field)) >> REG_SHFT(_reg, _field))
45#define REG_READ_FIELDI(_dev, _reg, _index, _field) ((REG_READI(_dev,_reg, _index) & REG_BMSK(_reg, _field)) >> REG_SHFT(_reg, _field))
46
47/* Macros to simplify wrapper reg field write: implementes read/modify/write */
48#define REG_WRITE_FIELD(_dev, _reg, _field, _value) REG_WRITE(_dev, _reg, ((REG_READ(_dev, _reg) & ~REG_BMSK(_reg, _field)) | (_value << REG_SHFT(_reg, _field))))
49#define REG_WRITE_FIELDI(_dev, _reg, _index, _field, _value) REG_WRITEI(_dev, _reg, _index, ((REG_READI(_dev, _reg, _index) & ~REG_BMSK(_reg, _field)) | (_value << REG_SHFT(_reg, _field))))
50
51
52/* The following defines are auto generated. */
53
54/**
55 @brief Auto-generated HWIO interface include file.
56
57 This file contains HWIO register definitions for the following modules:
58 USB30_QSCRATCH
59*/
60/*----------------------------------------------------------------------------
61 * MODULE: USB30_QSCRATCH
62 *--------------------------------------------------------------------------*/
63
64#define USB30_QSCRATCH_REG_BASE (USB30_WRAPPER_BASE + 0x000f8800)
65
66#define HWIO_IPCAT_REG_ADDR(x) ((x) + 0x00000000)
67#define HWIO_IPCAT_REG_RMSK 0xffffffff
68#define HWIO_IPCAT_REG_POR 0x10010001
69#define HWIO_IPCAT_REG_IN(x) \
70 in_dword_masked(HWIO_IPCAT_REG_ADDR(x), HWIO_IPCAT_REG_RMSK)
71#define HWIO_IPCAT_REG_INM(x, m) \
72 in_dword_masked(HWIO_IPCAT_REG_ADDR(x), m)
73#define HWIO_IPCAT_REG_IPCAT_BMSK 0xffffffff
74#define HWIO_IPCAT_REG_IPCAT_SHFT 0x0
75
76#define HWIO_CTRL_REG_ADDR(x) ((x) + 0x00000004)
77#define HWIO_CTRL_REG_RMSK 0x33ff
78#define HWIO_CTRL_REG_POR 0x00000190
79#define HWIO_CTRL_REG_IN(x) \
80 in_dword_masked(HWIO_CTRL_REG_ADDR(x), HWIO_CTRL_REG_RMSK)
81#define HWIO_CTRL_REG_INM(x, m) \
82 in_dword_masked(HWIO_CTRL_REG_ADDR(x), m)
83#define HWIO_CTRL_REG_OUT(x, v) \
84 out_dword(HWIO_CTRL_REG_ADDR(x),v)
85#define HWIO_CTRL_REG_OUTM(x,m,v) \
86 out_dword_masked_ns(HWIO_CTRL_REG_ADDR(x),m,v,HWIO_CTRL_REG_IN(x))
87#define HWIO_CTRL_REG_HSIC_PLL_CTRL_SUSPEND_BMSK 0x2000
88#define HWIO_CTRL_REG_HSIC_PLL_CTRL_SUSPEND_SHFT 0xd
89#define HWIO_CTRL_REG_HSIC_PLL_CTRL_SLEEP_BMSK 0x1000
90#define HWIO_CTRL_REG_HSIC_PLL_CTRL_SLEEP_SHFT 0xc
91#define HWIO_CTRL_REG_BC_XCVR_SELECT_BMSK 0x300
92#define HWIO_CTRL_REG_BC_XCVR_SELECT_SHFT 0x8
93#define HWIO_CTRL_REG_BC_TERM_SELECT_BMSK 0x80
94#define HWIO_CTRL_REG_BC_TERM_SELECT_SHFT 0x7
95#define HWIO_CTRL_REG_BC_TX_VALID_BMSK 0x40
96#define HWIO_CTRL_REG_BC_TX_VALID_SHFT 0x6
97#define HWIO_CTRL_REG_BC_OPMODE_BMSK 0x30
98#define HWIO_CTRL_REG_BC_OPMODE_SHFT 0x4
99#define HWIO_CTRL_REG_BC_DMPULLDOWN_BMSK 0x8
100#define HWIO_CTRL_REG_BC_DMPULLDOWN_SHFT 0x3
101#define HWIO_CTRL_REG_BC_DPPULLDOWN_BMSK 0x4
102#define HWIO_CTRL_REG_BC_DPPULLDOWN_SHFT 0x2
103#define HWIO_CTRL_REG_BC_IDPULLUP_BMSK 0x2
104#define HWIO_CTRL_REG_BC_IDPULLUP_SHFT 0x1
105#define HWIO_CTRL_REG_BC_SEL_BMSK 0x1
106#define HWIO_CTRL_REG_BC_SEL_SHFT 0x0
107
108#define HWIO_GENERAL_CFG_ADDR(x) ((x) + 0x00000008)
109#define HWIO_GENERAL_CFG_RMSK 0x6
110#define HWIO_GENERAL_CFG_POR 0x00000000
111#define HWIO_GENERAL_CFG_IN(x) \
112 in_dword_masked(HWIO_GENERAL_CFG_ADDR(x), HWIO_GENERAL_CFG_RMSK)
113#define HWIO_GENERAL_CFG_INM(x, m) \
114 in_dword_masked(HWIO_GENERAL_CFG_ADDR(x), m)
115#define HWIO_GENERAL_CFG_OUT(x, v) \
116 out_dword(HWIO_GENERAL_CFG_ADDR(x),v)
117#define HWIO_GENERAL_CFG_OUTM(x,m,v) \
118 out_dword_masked_ns(HWIO_GENERAL_CFG_ADDR(x),m,v,HWIO_GENERAL_CFG_IN(x))
119#define HWIO_GENERAL_CFG_XHCI_REV_BMSK 0x4
120#define HWIO_GENERAL_CFG_XHCI_REV_SHFT 0x2
121#define HWIO_GENERAL_CFG_DBM_EN_BMSK 0x2
122#define HWIO_GENERAL_CFG_DBM_EN_SHFT 0x1
123
124#define HWIO_RAM1_REG_ADDR(x) ((x) + 0x0000000c)
125#define HWIO_RAM1_REG_RMSK 0x7
126#define HWIO_RAM1_REG_POR 0x00000000
127#define HWIO_RAM1_REG_IN(x) \
128 in_dword_masked(HWIO_RAM1_REG_ADDR(x), HWIO_RAM1_REG_RMSK)
129#define HWIO_RAM1_REG_INM(x, m) \
130 in_dword_masked(HWIO_RAM1_REG_ADDR(x), m)
131#define HWIO_RAM1_REG_OUT(x, v) \
132 out_dword(HWIO_RAM1_REG_ADDR(x),v)
133#define HWIO_RAM1_REG_OUTM(x,m,v) \
134 out_dword_masked_ns(HWIO_RAM1_REG_ADDR(x),m,v,HWIO_RAM1_REG_IN(x))
135#define HWIO_RAM1_REG_RAM13_EN_BMSK 0x4
136#define HWIO_RAM1_REG_RAM13_EN_SHFT 0x2
137#define HWIO_RAM1_REG_RAM12_EN_BMSK 0x2
138#define HWIO_RAM1_REG_RAM12_EN_SHFT 0x1
139#define HWIO_RAM1_REG_RAM11_EN_BMSK 0x1
140#define HWIO_RAM1_REG_RAM11_EN_SHFT 0x0
141
Amol Jadi5418da32013-10-11 14:14:47 -0700142/* Note: HS_PHYCTRL_COMMON register is added only from 8084 and onwards. */
143#define HWIO_HS_PHY_CTRL_COMMON_ADDR(x) ((x) + 0x000000ec)
144#define HWIO_HS_PHY_CTRL_COMMON_RMSK 0x7fff
145#define HWIO_HS_PHY_CTRL_COMMON_IN(x) \
146 in_dword_masked(HWIO_HS_PHY_CTRL_COMMON_ADDR(x), HWIO_HS_PHY_CTRL_COMMON_RMSK)
147#define HWIO_HS_PHY_CTRL_COMMON_INM(x, m) \
148 in_dword_masked(HWIO_HS_PHY_CTRL_COMMON_ADDR(x), m)
149#define HWIO_HS_PHY_CTRL_COMMON_OUT(x, v) \
150 out_dword(HWIO_HS_PHY_CTRL_COMMON_ADDR(x),v)
151#define HWIO_HS_PHY_CTRL_COMMON_OUTM(x,m,v) \
152 out_dword_masked_ns(HWIO_HS_PHY_CTRL_COMMON_ADDR(x),m,v,HWIO_HS_PHY_CTRL_COMMON_IN(x))
153#define HWIO_HS_PHY_CTRL_COMMON_USE_CLKCORE_BMSK 0x4000
154#define HWIO_HS_PHY_CTRL_COMMON_USE_CLKCORE_SHFT 0xe
155#define HWIO_HS_PHY_CTRL_COMMON_ACAENB0_BMSK 0x2000
156#define HWIO_HS_PHY_CTRL_COMMON_ACAENB0_SHFT 0xd
157#define HWIO_HS_PHY_CTRL_COMMON_VBUSVLDEXTSEL0_BMSK 0x1000
158#define HWIO_HS_PHY_CTRL_COMMON_VBUSVLDEXTSEL0_SHFT 0xc
159#define HWIO_HS_PHY_CTRL_COMMON_OTGDISABLE0_BMSK 0x800
160#define HWIO_HS_PHY_CTRL_COMMON_OTGDISABLE0_SHFT 0xb
161#define HWIO_HS_PHY_CTRL_COMMON_OTGTUNE0_BMSK 0x700
162#define HWIO_HS_PHY_CTRL_COMMON_OTGTUNE0_SHFT 0x8
163#define HWIO_HS_PHY_CTRL_COMMON_COMMONONN_BMSK 0x80
164#define HWIO_HS_PHY_CTRL_COMMON_COMMONONN_SHFT 0x7
165#define HWIO_HS_PHY_CTRL_COMMON_FSEL_BMSK 0x70
166#define HWIO_HS_PHY_CTRL_COMMON_FSEL_SHFT 0x4
167#define HWIO_HS_PHY_CTRL_COMMON_RETENABLEN_BMSK 0x8
168#define HWIO_HS_PHY_CTRL_COMMON_RETENABLEN_SHFT 0x3
169#define HWIO_HS_PHY_CTRL_COMMON_SIDDQ_BMSK 0x4
170#define HWIO_HS_PHY_CTRL_COMMON_SIDDQ_SHFT 0x2
171#define HWIO_HS_PHY_CTRL_COMMON_VATESTENB_BMSK 0x3
172#define HWIO_HS_PHY_CTRL_COMMON_VATESTENB_SHFT 0x0
173
174
Amol Jadif3d5a892013-07-23 16:09:44 -0700175#define HWIO_HS_PHY_CTRL_ADDR(x) ((x) + 0x00000010)
176#define HWIO_HS_PHY_CTRL_RMSK 0x7ffffff
177#define HWIO_HS_PHY_CTRL_POR 0x072203b2
178#define HWIO_HS_PHY_CTRL_IN(x) \
179 in_dword_masked(HWIO_HS_PHY_CTRL_ADDR(x), HWIO_HS_PHY_CTRL_RMSK)
180#define HWIO_HS_PHY_CTRL_INM(x, m) \
181 in_dword_masked(HWIO_HS_PHY_CTRL_ADDR(x), m)
182#define HWIO_HS_PHY_CTRL_OUT(x, v) \
183 out_dword(HWIO_HS_PHY_CTRL_ADDR(x),v)
184#define HWIO_HS_PHY_CTRL_OUTM(x,m,v) \
185 out_dword_masked_ns(HWIO_HS_PHY_CTRL_ADDR(x),m,v,HWIO_HS_PHY_CTRL_IN(x))
Amol Jadi5418da32013-10-11 14:14:47 -0700186
187/* Note: This field is introduced only in 8084 and onwards. */
188#define HWIO_HS_PHY_CTRL_SW_SESSVLD_SEL_BMSK 0x10000000
189#define HWIO_HS_PHY_CTRL_SW_SESSVLD_SEL_SHFT 0x1c
190
Amol Jadif3d5a892013-07-23 16:09:44 -0700191#define HWIO_HS_PHY_CTRL_CLAMP_MPM_DPSE_DMSE_EN_N_BMSK 0x4000000
192#define HWIO_HS_PHY_CTRL_CLAMP_MPM_DPSE_DMSE_EN_N_SHFT 0x1a
193#define HWIO_HS_PHY_CTRL_FREECLK_SEL_BMSK 0x2000000
194#define HWIO_HS_PHY_CTRL_FREECLK_SEL_SHFT 0x19
195#define HWIO_HS_PHY_CTRL_DMSEHV_CLAMP_EN_N_BMSK 0x1000000
196#define HWIO_HS_PHY_CTRL_DMSEHV_CLAMP_EN_N_SHFT 0x18
197#define HWIO_HS_PHY_CTRL_USB2_SUSPEND_N_SEL_BMSK 0x800000
198#define HWIO_HS_PHY_CTRL_USB2_SUSPEND_N_SEL_SHFT 0x17
199#define HWIO_HS_PHY_CTRL_USB2_SUSPEND_N_BMSK 0x400000
200#define HWIO_HS_PHY_CTRL_USB2_SUSPEND_N_SHFT 0x16
201#define HWIO_HS_PHY_CTRL_USB2_UTMI_CLK_EN_BMSK 0x200000
202#define HWIO_HS_PHY_CTRL_USB2_UTMI_CLK_EN_SHFT 0x15
203#define HWIO_HS_PHY_CTRL_UTMI_OTG_VBUS_VALID_BMSK 0x100000
204#define HWIO_HS_PHY_CTRL_UTMI_OTG_VBUS_VALID_SHFT 0x14
205#define HWIO_HS_PHY_CTRL_AUTORESUME_BMSK 0x80000
206#define HWIO_HS_PHY_CTRL_AUTORESUME_SHFT 0x13
207#define HWIO_HS_PHY_CTRL_USE_CLKCORE_BMSK 0x40000
208#define HWIO_HS_PHY_CTRL_USE_CLKCORE_SHFT 0x12
209#define HWIO_HS_PHY_CTRL_DPSEHV_CLAMP_EN_N_BMSK 0x20000
210#define HWIO_HS_PHY_CTRL_DPSEHV_CLAMP_EN_N_SHFT 0x11
211#define HWIO_HS_PHY_CTRL_IDHV_INTEN_BMSK 0x10000
212#define HWIO_HS_PHY_CTRL_IDHV_INTEN_SHFT 0x10
213#define HWIO_HS_PHY_CTRL_OTGSESSVLDHV_INTEN_BMSK 0x8000
214#define HWIO_HS_PHY_CTRL_OTGSESSVLDHV_INTEN_SHFT 0xf
215#define HWIO_HS_PHY_CTRL_VBUSVLDEXTSEL0_BMSK 0x4000
216#define HWIO_HS_PHY_CTRL_VBUSVLDEXTSEL0_SHFT 0xe
217#define HWIO_HS_PHY_CTRL_VBUSVLDEXT0_BMSK 0x2000
218#define HWIO_HS_PHY_CTRL_VBUSVLDEXT0_SHFT 0xd
219#define HWIO_HS_PHY_CTRL_OTGDISABLE0_BMSK 0x1000
220#define HWIO_HS_PHY_CTRL_OTGDISABLE0_SHFT 0xc
221#define HWIO_HS_PHY_CTRL_COMMONONN_BMSK 0x800
222#define HWIO_HS_PHY_CTRL_COMMONONN_SHFT 0xb
223#define HWIO_HS_PHY_CTRL_ULPIPOR_BMSK 0x400
224#define HWIO_HS_PHY_CTRL_ULPIPOR_SHFT 0xa
225#define HWIO_HS_PHY_CTRL_ID_HV_CLAMP_EN_N_BMSK 0x200
226#define HWIO_HS_PHY_CTRL_ID_HV_CLAMP_EN_N_SHFT 0x9
227#define HWIO_HS_PHY_CTRL_OTGSESSVLD_HV_CLAMP_EN_N_BMSK 0x100
228#define HWIO_HS_PHY_CTRL_OTGSESSVLD_HV_CLAMP_EN_N_SHFT 0x8
229#define HWIO_HS_PHY_CTRL_CLAMP_EN_N_BMSK 0x80
230#define HWIO_HS_PHY_CTRL_CLAMP_EN_N_SHFT 0x7
231#define HWIO_HS_PHY_CTRL_FSEL_BMSK 0x70
232#define HWIO_HS_PHY_CTRL_FSEL_SHFT 0x4
233#define HWIO_HS_PHY_CTRL_REFCLKOUT_EN_BMSK 0x8
234#define HWIO_HS_PHY_CTRL_REFCLKOUT_EN_SHFT 0x3
235#define HWIO_HS_PHY_CTRL_SIDDQ_BMSK 0x4
236#define HWIO_HS_PHY_CTRL_SIDDQ_SHFT 0x2
237#define HWIO_HS_PHY_CTRL_RETENABLEN_BMSK 0x2
238#define HWIO_HS_PHY_CTRL_RETENABLEN_SHFT 0x1
239#define HWIO_HS_PHY_CTRL_POR_BMSK 0x1
240#define HWIO_HS_PHY_CTRL_POR_SHFT 0x0
241
242#define HWIO_PARAMETER_OVERRIDE_X_ADDR(x) ((x) + 0x00000014)
243#define HWIO_PARAMETER_OVERRIDE_X_RMSK 0x3ffffff
244#define HWIO_PARAMETER_OVERRIDE_X_POR 0x00de06e4
245#define HWIO_PARAMETER_OVERRIDE_X_IN(x) \
246 in_dword_masked(HWIO_PARAMETER_OVERRIDE_X_ADDR(x), HWIO_PARAMETER_OVERRIDE_X_RMSK)
247#define HWIO_PARAMETER_OVERRIDE_X_INM(x, m) \
248 in_dword_masked(HWIO_PARAMETER_OVERRIDE_X_ADDR(x), m)
249#define HWIO_PARAMETER_OVERRIDE_X_OUT(x, v) \
250 out_dword(HWIO_PARAMETER_OVERRIDE_X_ADDR(x),v)
251#define HWIO_PARAMETER_OVERRIDE_X_OUTM(x,m,v) \
252 out_dword_masked_ns(HWIO_PARAMETER_OVERRIDE_X_ADDR(x),m,v,HWIO_PARAMETER_OVERRIDE_X_IN(x))
253#define HWIO_PARAMETER_OVERRIDE_X_TXFSLSTUNE0_BMSK 0x3c00000
254#define HWIO_PARAMETER_OVERRIDE_X_TXFSLSTUNE0_SHFT 0x16
255#define HWIO_PARAMETER_OVERRIDE_X_TXRESTUNE0_BMSK 0x300000
256#define HWIO_PARAMETER_OVERRIDE_X_TXRESTUNE0_SHFT 0x14
257#define HWIO_PARAMETER_OVERRIDE_X_TXHSXVTUNE0_BMSK 0xc0000
258#define HWIO_PARAMETER_OVERRIDE_X_TXHSXVTUNE0_SHFT 0x12
259#define HWIO_PARAMETER_OVERRIDE_X_TXRISETUNE0_BMSK 0x30000
260#define HWIO_PARAMETER_OVERRIDE_X_TXRISETUNE0_SHFT 0x10
261#define HWIO_PARAMETER_OVERRIDE_X_TXPREEMPAMPTUNE0_BMSK 0xc000
262#define HWIO_PARAMETER_OVERRIDE_X_TXPREEMPAMPTUNE0_SHFT 0xe
263#define HWIO_PARAMETER_OVERRIDE_X_TXPREEMPPULSETUNE0_BMSK 0x2000
264#define HWIO_PARAMETER_OVERRIDE_X_TXPREEMPPULSETUNE0_SHFT 0xd
265#define HWIO_PARAMETER_OVERRIDE_X_TXVREFTUNE0_BMSK 0x1e00
266#define HWIO_PARAMETER_OVERRIDE_X_TXVREFTUNE0_SHFT 0x9
267#define HWIO_PARAMETER_OVERRIDE_X_SQRXTUNE0_BMSK 0x1c0
268#define HWIO_PARAMETER_OVERRIDE_X_SQRXTUNE0_SHFT 0x6
269#define HWIO_PARAMETER_OVERRIDE_X_OTGTUNE0_BMSK 0x38
270#define HWIO_PARAMETER_OVERRIDE_X_OTGTUNE0_SHFT 0x3
271#define HWIO_PARAMETER_OVERRIDE_X_COMPDISTUNE0_BMSK 0x7
272#define HWIO_PARAMETER_OVERRIDE_X_COMPDISTUNE0_SHFT 0x0
273
274#define HWIO_CHARGING_DET_CTRL_ADDR(x) ((x) + 0x00000018)
275#define HWIO_CHARGING_DET_CTRL_RMSK 0x3f
276#define HWIO_CHARGING_DET_CTRL_POR 0x00000000
277#define HWIO_CHARGING_DET_CTRL_IN(x) \
278 in_dword_masked(HWIO_CHARGING_DET_CTRL_ADDR(x), HWIO_CHARGING_DET_CTRL_RMSK)
279#define HWIO_CHARGING_DET_CTRL_INM(x, m) \
280 in_dword_masked(HWIO_CHARGING_DET_CTRL_ADDR(x), m)
281#define HWIO_CHARGING_DET_CTRL_OUT(x, v) \
282 out_dword(HWIO_CHARGING_DET_CTRL_ADDR(x),v)
283#define HWIO_CHARGING_DET_CTRL_OUTM(x,m,v) \
284 out_dword_masked_ns(HWIO_CHARGING_DET_CTRL_ADDR(x),m,v,HWIO_CHARGING_DET_CTRL_IN(x))
285#define HWIO_CHARGING_DET_CTRL_VDATDETENB0_BMSK 0x20
286#define HWIO_CHARGING_DET_CTRL_VDATDETENB0_SHFT 0x5
287#define HWIO_CHARGING_DET_CTRL_VDATSRCENB0_BMSK 0x10
288#define HWIO_CHARGING_DET_CTRL_VDATSRCENB0_SHFT 0x4
289#define HWIO_CHARGING_DET_CTRL_VDMSRCAUTO_BMSK 0x8
290#define HWIO_CHARGING_DET_CTRL_VDMSRCAUTO_SHFT 0x3
291#define HWIO_CHARGING_DET_CTRL_CHRGSEL0_BMSK 0x4
292#define HWIO_CHARGING_DET_CTRL_CHRGSEL0_SHFT 0x2
293#define HWIO_CHARGING_DET_CTRL_DCDENB0_BMSK 0x2
294#define HWIO_CHARGING_DET_CTRL_DCDENB0_SHFT 0x1
295#define HWIO_CHARGING_DET_CTRL_ACAENB0_BMSK 0x1
296#define HWIO_CHARGING_DET_CTRL_ACAENB0_SHFT 0x0
297
298#define HWIO_CHARGING_DET_OUTPUT_ADDR(x) ((x) + 0x0000001c)
299#define HWIO_CHARGING_DET_OUTPUT_RMSK 0xfff
300#define HWIO_CHARGING_DET_OUTPUT_POR 0x00000000
301#define HWIO_CHARGING_DET_OUTPUT_IN(x) \
302 in_dword_masked(HWIO_CHARGING_DET_OUTPUT_ADDR(x), HWIO_CHARGING_DET_OUTPUT_RMSK)
303#define HWIO_CHARGING_DET_OUTPUT_INM(x, m) \
304 in_dword_masked(HWIO_CHARGING_DET_OUTPUT_ADDR(x), m)
305#define HWIO_CHARGING_DET_OUTPUT_DMSEHV_BMSK 0x800
306#define HWIO_CHARGING_DET_OUTPUT_DMSEHV_SHFT 0xb
307#define HWIO_CHARGING_DET_OUTPUT_DPSEHV_BMSK 0x400
308#define HWIO_CHARGING_DET_OUTPUT_DPSEHV_SHFT 0xa
309#define HWIO_CHARGING_DET_OUTPUT_LINESTATE_BMSK 0x300
310#define HWIO_CHARGING_DET_OUTPUT_LINESTATE_SHFT 0x8
311#define HWIO_CHARGING_DET_OUTPUT_RIDFLOAT_N_BMSK 0x80
312#define HWIO_CHARGING_DET_OUTPUT_RIDFLOAT_N_SHFT 0x7
313#define HWIO_CHARGING_DET_OUTPUT_RIDFLOAT_BMSK 0x40
314#define HWIO_CHARGING_DET_OUTPUT_RIDFLOAT_SHFT 0x6
315#define HWIO_CHARGING_DET_OUTPUT_RIDGND_BMSK 0x20
316#define HWIO_CHARGING_DET_OUTPUT_RIDGND_SHFT 0x5
317#define HWIO_CHARGING_DET_OUTPUT_RIDC_BMSK 0x10
318#define HWIO_CHARGING_DET_OUTPUT_RIDC_SHFT 0x4
319#define HWIO_CHARGING_DET_OUTPUT_RIDB_BMSK 0x8
320#define HWIO_CHARGING_DET_OUTPUT_RIDB_SHFT 0x3
321#define HWIO_CHARGING_DET_OUTPUT_RIDA_BMSK 0x4
322#define HWIO_CHARGING_DET_OUTPUT_RIDA_SHFT 0x2
323#define HWIO_CHARGING_DET_OUTPUT_DCDOUT_BMSK 0x2
324#define HWIO_CHARGING_DET_OUTPUT_DCDOUT_SHFT 0x1
325#define HWIO_CHARGING_DET_OUTPUT_CHGDET_BMSK 0x1
326#define HWIO_CHARGING_DET_OUTPUT_CHGDET_SHFT 0x0
327
328#define HWIO_ALT_INTERRUPT_EN_ADDR(x) ((x) + 0x00000020)
329#define HWIO_ALT_INTERRUPT_EN_RMSK 0xfff
330#define HWIO_ALT_INTERRUPT_EN_POR 0x00000000
331#define HWIO_ALT_INTERRUPT_EN_IN(x) \
332 in_dword_masked(HWIO_ALT_INTERRUPT_EN_ADDR(x), HWIO_ALT_INTERRUPT_EN_RMSK)
333#define HWIO_ALT_INTERRUPT_EN_INM(x, m) \
334 in_dword_masked(HWIO_ALT_INTERRUPT_EN_ADDR(x), m)
335#define HWIO_ALT_INTERRUPT_EN_OUT(x, v) \
336 out_dword(HWIO_ALT_INTERRUPT_EN_ADDR(x),v)
337#define HWIO_ALT_INTERRUPT_EN_OUTM(x,m,v) \
338 out_dword_masked_ns(HWIO_ALT_INTERRUPT_EN_ADDR(x),m,v,HWIO_ALT_INTERRUPT_EN_IN(x))
339#define HWIO_ALT_INTERRUPT_EN_DMSEHV_LO_INTEN_BMSK 0x800
340#define HWIO_ALT_INTERRUPT_EN_DMSEHV_LO_INTEN_SHFT 0xb
341#define HWIO_ALT_INTERRUPT_EN_DMSEHV_HI_INTEN_BMSK 0x400
342#define HWIO_ALT_INTERRUPT_EN_DMSEHV_HI_INTEN_SHFT 0xa
343#define HWIO_ALT_INTERRUPT_EN_DPSEHV_LO_INTEN_BMSK 0x200
344#define HWIO_ALT_INTERRUPT_EN_DPSEHV_LO_INTEN_SHFT 0x9
345#define HWIO_ALT_INTERRUPT_EN_DPSEHV_HI_INTEN_BMSK 0x100
346#define HWIO_ALT_INTERRUPT_EN_DPSEHV_HI_INTEN_SHFT 0x8
347#define HWIO_ALT_INTERRUPT_EN_DMSEHV_INTEN_BMSK 0x80
348#define HWIO_ALT_INTERRUPT_EN_DMSEHV_INTEN_SHFT 0x7
349#define HWIO_ALT_INTERRUPT_EN_DPSEHV_INTEN_BMSK 0x40
350#define HWIO_ALT_INTERRUPT_EN_DPSEHV_INTEN_SHFT 0x6
351#define HWIO_ALT_INTERRUPT_EN_RIDFLOATNINTEN_BMSK 0x20
352#define HWIO_ALT_INTERRUPT_EN_RIDFLOATNINTEN_SHFT 0x5
353#define HWIO_ALT_INTERRUPT_EN_CHGDETINTEN_BMSK 0x10
354#define HWIO_ALT_INTERRUPT_EN_CHGDETINTEN_SHFT 0x4
355#define HWIO_ALT_INTERRUPT_EN_DPINTEN_BMSK 0x8
356#define HWIO_ALT_INTERRUPT_EN_DPINTEN_SHFT 0x3
357#define HWIO_ALT_INTERRUPT_EN_DCDINTEN_BMSK 0x4
358#define HWIO_ALT_INTERRUPT_EN_DCDINTEN_SHFT 0x2
359#define HWIO_ALT_INTERRUPT_EN_DMINTEN_BMSK 0x2
360#define HWIO_ALT_INTERRUPT_EN_DMINTEN_SHFT 0x1
361#define HWIO_ALT_INTERRUPT_EN_ACAINTEN_BMSK 0x1
362#define HWIO_ALT_INTERRUPT_EN_ACAINTEN_SHFT 0x0
363
364#define HWIO_HS_PHY_IRQ_STAT_ADDR(x) ((x) + 0x00000024)
365#define HWIO_HS_PHY_IRQ_STAT_RMSK 0xfff
366#define HWIO_HS_PHY_IRQ_STAT_POR 0x00000000
367#define HWIO_HS_PHY_IRQ_STAT_IN(x) \
368 in_dword_masked(HWIO_HS_PHY_IRQ_STAT_ADDR(x), HWIO_HS_PHY_IRQ_STAT_RMSK)
369#define HWIO_HS_PHY_IRQ_STAT_INM(x, m) \
370 in_dword_masked(HWIO_HS_PHY_IRQ_STAT_ADDR(x), m)
371#define HWIO_HS_PHY_IRQ_STAT_OUT(x, v) \
372 out_dword(HWIO_HS_PHY_IRQ_STAT_ADDR(x),v)
373#define HWIO_HS_PHY_IRQ_STAT_OUTM(x,m,v) \
374 out_dword_masked_ns(HWIO_HS_PHY_IRQ_STAT_ADDR(x),m,v,HWIO_HS_PHY_IRQ_STAT_IN(x))
375#define HWIO_HS_PHY_IRQ_STAT_DMSEHV_LO_INTLCH_BMSK 0x800
376#define HWIO_HS_PHY_IRQ_STAT_DMSEHV_LO_INTLCH_SHFT 0xb
377#define HWIO_HS_PHY_IRQ_STAT_DMSEHV_HI_INTLCH_BMSK 0x400
378#define HWIO_HS_PHY_IRQ_STAT_DMSEHV_HI_INTLCH_SHFT 0xa
379#define HWIO_HS_PHY_IRQ_STAT_DPSEHV_LO_INTLCH_BMSK 0x200
380#define HWIO_HS_PHY_IRQ_STAT_DPSEHV_LO_INTLCH_SHFT 0x9
381#define HWIO_HS_PHY_IRQ_STAT_DPSEHV_HI_INTLCH_BMSK 0x100
382#define HWIO_HS_PHY_IRQ_STAT_DPSEHV_HI_INTLCH_SHFT 0x8
383#define HWIO_HS_PHY_IRQ_STAT_DMSEHV_INTLCH_BMSK 0x80
384#define HWIO_HS_PHY_IRQ_STAT_DMSEHV_INTLCH_SHFT 0x7
385#define HWIO_HS_PHY_IRQ_STAT_DPSEHV_INTLCH_BMSK 0x40
386#define HWIO_HS_PHY_IRQ_STAT_DPSEHV_INTLCH_SHFT 0x6
387#define HWIO_HS_PHY_IRQ_STAT_RIDFLOATNINTLCH_BMSK 0x20
388#define HWIO_HS_PHY_IRQ_STAT_RIDFLOATNINTLCH_SHFT 0x5
389#define HWIO_HS_PHY_IRQ_STAT_CHGDETINTLCH_BMSK 0x10
390#define HWIO_HS_PHY_IRQ_STAT_CHGDETINTLCH_SHFT 0x4
391#define HWIO_HS_PHY_IRQ_STAT_DPINTLCH_BMSK 0x8
392#define HWIO_HS_PHY_IRQ_STAT_DPINTLCH_SHFT 0x3
393#define HWIO_HS_PHY_IRQ_STAT_DCDINTLCH_BMSK 0x4
394#define HWIO_HS_PHY_IRQ_STAT_DCDINTLCH_SHFT 0x2
395#define HWIO_HS_PHY_IRQ_STAT_DMINTLCH_BMSK 0x2
396#define HWIO_HS_PHY_IRQ_STAT_DMINTLCH_SHFT 0x1
397#define HWIO_HS_PHY_IRQ_STAT_ACAINTLCH_BMSK 0x1
398#define HWIO_HS_PHY_IRQ_STAT_ACAINTLCH_SHFT 0x0
399
400#define HWIO_CGCTL_REG_ADDR(x) ((x) + 0x00000028)
401#define HWIO_CGCTL_REG_RMSK 0x1f
402#define HWIO_CGCTL_REG_POR 0x00000000
403#define HWIO_CGCTL_REG_IN(x) \
404 in_dword_masked(HWIO_CGCTL_REG_ADDR(x), HWIO_CGCTL_REG_RMSK)
405#define HWIO_CGCTL_REG_INM(x, m) \
406 in_dword_masked(HWIO_CGCTL_REG_ADDR(x), m)
407#define HWIO_CGCTL_REG_OUT(x, v) \
408 out_dword(HWIO_CGCTL_REG_ADDR(x),v)
409#define HWIO_CGCTL_REG_OUTM(x,m,v) \
410 out_dword_masked_ns(HWIO_CGCTL_REG_ADDR(x),m,v,HWIO_CGCTL_REG_IN(x))
411#define HWIO_CGCTL_REG_RAM13_EN_BMSK 0x10
412#define HWIO_CGCTL_REG_RAM13_EN_SHFT 0x4
413#define HWIO_CGCTL_REG_RAM1112_EN_BMSK 0x8
414#define HWIO_CGCTL_REG_RAM1112_EN_SHFT 0x3
415#define HWIO_CGCTL_REG_BAM_NDP_EN_BMSK 0x4
416#define HWIO_CGCTL_REG_BAM_NDP_EN_SHFT 0x2
417#define HWIO_CGCTL_REG_DBM_FSM_EN_BMSK 0x2
418#define HWIO_CGCTL_REG_DBM_FSM_EN_SHFT 0x1
419#define HWIO_CGCTL_REG_DBM_REG_EN_BMSK 0x1
420#define HWIO_CGCTL_REG_DBM_REG_EN_SHFT 0x0
421
422#define HWIO_DBG_BUS_REG_ADDR(x) ((x) + 0x0000002c)
423#define HWIO_DBG_BUS_REG_RMSK 0xf1ff001
424#define HWIO_DBG_BUS_REG_POR 0x00000000
425#define HWIO_DBG_BUS_REG_IN(x) \
426 in_dword_masked(HWIO_DBG_BUS_REG_ADDR(x), HWIO_DBG_BUS_REG_RMSK)
427#define HWIO_DBG_BUS_REG_INM(x, m) \
428 in_dword_masked(HWIO_DBG_BUS_REG_ADDR(x), m)
429#define HWIO_DBG_BUS_REG_OUT(x, v) \
430 out_dword(HWIO_DBG_BUS_REG_ADDR(x),v)
431#define HWIO_DBG_BUS_REG_OUTM(x,m,v) \
432 out_dword_masked_ns(HWIO_DBG_BUS_REG_ADDR(x),m,v,HWIO_DBG_BUS_REG_IN(x))
433#define HWIO_DBG_BUS_REG_GENERAL_DBG_SEL_BMSK 0xf000000
434#define HWIO_DBG_BUS_REG_GENERAL_DBG_SEL_SHFT 0x18
435#define HWIO_DBG_BUS_REG_DBM_DBG_EN_BMSK 0x100000
436#define HWIO_DBG_BUS_REG_DBM_DBG_EN_SHFT 0x14
437#define HWIO_DBG_BUS_REG_DBM_DBG_SEL_BMSK 0xff000
438#define HWIO_DBG_BUS_REG_DBM_DBG_SEL_SHFT 0xc
439#define HWIO_DBG_BUS_REG_CTRL_DBG_SEL_BMSK 0x1
440#define HWIO_DBG_BUS_REG_CTRL_DBG_SEL_SHFT 0x0
441
442#define HWIO_SS_PHY_CTRL_ADDR(x) ((x) + 0x00000030)
443#define HWIO_SS_PHY_CTRL_RMSK 0x1fffffff
444#define HWIO_SS_PHY_CTRL_POR 0x10210002
445#define HWIO_SS_PHY_CTRL_IN(x) \
446 in_dword_masked(HWIO_SS_PHY_CTRL_ADDR(x), HWIO_SS_PHY_CTRL_RMSK)
447#define HWIO_SS_PHY_CTRL_INM(x, m) \
448 in_dword_masked(HWIO_SS_PHY_CTRL_ADDR(x), m)
449#define HWIO_SS_PHY_CTRL_OUT(x, v) \
450 out_dword(HWIO_SS_PHY_CTRL_ADDR(x),v)
451#define HWIO_SS_PHY_CTRL_OUTM(x,m,v) \
452 out_dword_masked_ns(HWIO_SS_PHY_CTRL_ADDR(x),m,v,HWIO_SS_PHY_CTRL_IN(x))
453#define HWIO_SS_PHY_CTRL_REF_USE_PAD_BMSK 0x10000000
454#define HWIO_SS_PHY_CTRL_REF_USE_PAD_SHFT 0x1c
455#define HWIO_SS_PHY_CTRL_TEST_BURNIN_BMSK 0x8000000
456#define HWIO_SS_PHY_CTRL_TEST_BURNIN_SHFT 0x1b
457#define HWIO_SS_PHY_CTRL_TEST_POWERDOWN_BMSK 0x4000000
458#define HWIO_SS_PHY_CTRL_TEST_POWERDOWN_SHFT 0x1a
459#define HWIO_SS_PHY_CTRL_RTUNE_REQ_BMSK 0x2000000
460#define HWIO_SS_PHY_CTRL_RTUNE_REQ_SHFT 0x19
461#define HWIO_SS_PHY_CTRL_LANE0_PWR_PRESENT_BMSK 0x1000000
462#define HWIO_SS_PHY_CTRL_LANE0_PWR_PRESENT_SHFT 0x18
463#define HWIO_SS_PHY_CTRL_USB2_REF_CLK_EN_BMSK 0x800000
464#define HWIO_SS_PHY_CTRL_USB2_REF_CLK_EN_SHFT 0x17
465#define HWIO_SS_PHY_CTRL_USB2_REF_CLK_SEL_BMSK 0x400000
466#define HWIO_SS_PHY_CTRL_USB2_REF_CLK_SEL_SHFT 0x16
467#define HWIO_SS_PHY_CTRL_SSC_REF_CLK_SEL_BMSK 0x3fe000
468#define HWIO_SS_PHY_CTRL_SSC_REF_CLK_SEL_SHFT 0xd
469#define HWIO_SS_PHY_CTRL_SSC_RANGE_BMSK 0x1c00
470#define HWIO_SS_PHY_CTRL_SSC_RANGE_SHFT 0xa
471#define HWIO_SS_PHY_CTRL_REF_USB2_EN_BMSK 0x200
472#define HWIO_SS_PHY_CTRL_REF_USB2_EN_SHFT 0x9
473#define HWIO_SS_PHY_CTRL_REF_SS_PHY_EN_BMSK 0x100
474#define HWIO_SS_PHY_CTRL_REF_SS_PHY_EN_SHFT 0x8
475#define HWIO_SS_PHY_CTRL_SS_PHY_RESET_BMSK 0x80
476#define HWIO_SS_PHY_CTRL_SS_PHY_RESET_SHFT 0x7
477#define HWIO_SS_PHY_CTRL_MPLL_MULTI_BMSK 0x7f
478#define HWIO_SS_PHY_CTRL_MPLL_MULTI_SHFT 0x0
479
480#define HWIO_SS_PHY_PARAM_CTRL_1_ADDR(x) ((x) + 0x00000034)
481#define HWIO_SS_PHY_PARAM_CTRL_1_RMSK 0xffffffff
482#define HWIO_SS_PHY_PARAM_CTRL_1_POR 0x0718154a
483#define HWIO_SS_PHY_PARAM_CTRL_1_IN(x) \
484 in_dword_masked(HWIO_SS_PHY_PARAM_CTRL_1_ADDR(x), HWIO_SS_PHY_PARAM_CTRL_1_RMSK)
485#define HWIO_SS_PHY_PARAM_CTRL_1_INM(x, m) \
486 in_dword_masked(HWIO_SS_PHY_PARAM_CTRL_1_ADDR(x), m)
487#define HWIO_SS_PHY_PARAM_CTRL_1_OUT(x, v) \
488 out_dword(HWIO_SS_PHY_PARAM_CTRL_1_ADDR(x),v)
489#define HWIO_SS_PHY_PARAM_CTRL_1_OUTM(x,m,v) \
490 out_dword_masked_ns(HWIO_SS_PHY_PARAM_CTRL_1_ADDR(x),m,v,HWIO_SS_PHY_PARAM_CTRL_1_IN(x))
491#define HWIO_SS_PHY_PARAM_CTRL_1_LANE0_TX_TERM_OFFSET_BMSK 0xf8000000
492#define HWIO_SS_PHY_PARAM_CTRL_1_LANE0_TX_TERM_OFFSET_SHFT 0x1b
493#define HWIO_SS_PHY_PARAM_CTRL_1_TX_SWING_FULL_BMSK 0x7f00000
494#define HWIO_SS_PHY_PARAM_CTRL_1_TX_SWING_FULL_SHFT 0x14
495#define HWIO_SS_PHY_PARAM_CTRL_1_TX_DEEMPH_6DB_BMSK 0xfc000
496#define HWIO_SS_PHY_PARAM_CTRL_1_TX_DEEMPH_6DB_SHFT 0xe
497#define HWIO_SS_PHY_PARAM_CTRL_1_TX_DEEMPH_3_5DB_BMSK 0x3f00
498#define HWIO_SS_PHY_PARAM_CTRL_1_TX_DEEMPH_3_5DB_SHFT 0x8
499#define HWIO_SS_PHY_PARAM_CTRL_1_LOS_LEVEL_BMSK 0xf8
500#define HWIO_SS_PHY_PARAM_CTRL_1_LOS_LEVEL_SHFT 0x3
501#define HWIO_SS_PHY_PARAM_CTRL_1_LOS_BIAS_BMSK 0x7
502#define HWIO_SS_PHY_PARAM_CTRL_1_LOS_BIAS_SHFT 0x0
503
504#define HWIO_SS_PHY_PARAM_CTRL_2_ADDR(x) ((x) + 0x00000038)
505#define HWIO_SS_PHY_PARAM_CTRL_2_RMSK 0x37
506#define HWIO_SS_PHY_PARAM_CTRL_2_POR 0x00000004
507#define HWIO_SS_PHY_PARAM_CTRL_2_IN(x) \
508 in_dword_masked(HWIO_SS_PHY_PARAM_CTRL_2_ADDR(x), HWIO_SS_PHY_PARAM_CTRL_2_RMSK)
509#define HWIO_SS_PHY_PARAM_CTRL_2_INM(x, m) \
510 in_dword_masked(HWIO_SS_PHY_PARAM_CTRL_2_ADDR(x), m)
511#define HWIO_SS_PHY_PARAM_CTRL_2_OUT(x, v) \
512 out_dword(HWIO_SS_PHY_PARAM_CTRL_2_ADDR(x),v)
513#define HWIO_SS_PHY_PARAM_CTRL_2_OUTM(x,m,v) \
514 out_dword_masked_ns(HWIO_SS_PHY_PARAM_CTRL_2_ADDR(x),m,v,HWIO_SS_PHY_PARAM_CTRL_2_IN(x))
515#define HWIO_SS_PHY_PARAM_CTRL_2_LANE0_TX2RX_LOOPBACK_BMSK 0x20
516#define HWIO_SS_PHY_PARAM_CTRL_2_LANE0_TX2RX_LOOPBACK_SHFT 0x5
517#define HWIO_SS_PHY_PARAM_CTRL_2_LANE0_EXT_PCLK_REQ_BMSK 0x10
518#define HWIO_SS_PHY_PARAM_CTRL_2_LANE0_EXT_PCLK_REQ_SHFT 0x4
519#define HWIO_SS_PHY_PARAM_CTRL_2_TX_VBOOST_LEVEL_BMSK 0x7
520#define HWIO_SS_PHY_PARAM_CTRL_2_TX_VBOOST_LEVEL_SHFT 0x0
521
522#define HWIO_SS_CR_PROTOCOL_DATA_IN_ADDR(x) ((x) + 0x0000003c)
523#define HWIO_SS_CR_PROTOCOL_DATA_IN_RMSK 0xffff
524#define HWIO_SS_CR_PROTOCOL_DATA_IN_POR 0x00000000
525#define HWIO_SS_CR_PROTOCOL_DATA_IN_IN(x) \
526 in_dword_masked(HWIO_SS_CR_PROTOCOL_DATA_IN_ADDR(x), HWIO_SS_CR_PROTOCOL_DATA_IN_RMSK)
527#define HWIO_SS_CR_PROTOCOL_DATA_IN_INM(x, m) \
528 in_dword_masked(HWIO_SS_CR_PROTOCOL_DATA_IN_ADDR(x), m)
529#define HWIO_SS_CR_PROTOCOL_DATA_IN_OUT(x, v) \
530 out_dword(HWIO_SS_CR_PROTOCOL_DATA_IN_ADDR(x),v)
531#define HWIO_SS_CR_PROTOCOL_DATA_IN_OUTM(x,m,v) \
532 out_dword_masked_ns(HWIO_SS_CR_PROTOCOL_DATA_IN_ADDR(x),m,v,HWIO_SS_CR_PROTOCOL_DATA_IN_IN(x))
533#define HWIO_SS_CR_PROTOCOL_DATA_IN_SS_CR_DATA_IN_REG_BMSK 0xffff
534#define HWIO_SS_CR_PROTOCOL_DATA_IN_SS_CR_DATA_IN_REG_SHFT 0x0
535
536#define HWIO_SS_CR_PROTOCOL_DATA_OUT_ADDR(x) ((x) + 0x00000040)
537#define HWIO_SS_CR_PROTOCOL_DATA_OUT_RMSK 0xffff
538#define HWIO_SS_CR_PROTOCOL_DATA_OUT_POR 0x00000000
539#define HWIO_SS_CR_PROTOCOL_DATA_OUT_IN(x) \
540 in_dword_masked(HWIO_SS_CR_PROTOCOL_DATA_OUT_ADDR(x), HWIO_SS_CR_PROTOCOL_DATA_OUT_RMSK)
541#define HWIO_SS_CR_PROTOCOL_DATA_OUT_INM(x, m) \
542 in_dword_masked(HWIO_SS_CR_PROTOCOL_DATA_OUT_ADDR(x), m)
543#define HWIO_SS_CR_PROTOCOL_DATA_OUT_SS_CR_DATA_OUT_REG_BMSK 0xffff
544#define HWIO_SS_CR_PROTOCOL_DATA_OUT_SS_CR_DATA_OUT_REG_SHFT 0x0
545
546#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_ADDR(x) ((x) + 0x00000044)
547#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_RMSK 0x1
548#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_POR 0x00000000
549#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_IN(x) \
550 in_dword_masked(HWIO_SS_CR_PROTOCOL_CAP_ADDR_ADDR(x), HWIO_SS_CR_PROTOCOL_CAP_ADDR_RMSK)
551#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_INM(x, m) \
552 in_dword_masked(HWIO_SS_CR_PROTOCOL_CAP_ADDR_ADDR(x), m)
553#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_OUT(x, v) \
554 out_dword(HWIO_SS_CR_PROTOCOL_CAP_ADDR_ADDR(x),v)
555#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_OUTM(x,m,v) \
556 out_dword_masked_ns(HWIO_SS_CR_PROTOCOL_CAP_ADDR_ADDR(x),m,v,HWIO_SS_CR_PROTOCOL_CAP_ADDR_IN(x))
557#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_SS_CR_CAP_ADDR_REG_BMSK 0x1
558#define HWIO_SS_CR_PROTOCOL_CAP_ADDR_SS_CR_CAP_ADDR_REG_SHFT 0x0
559
560#define HWIO_SS_CR_PROTOCOL_CAP_DATA_ADDR(x) ((x) + 0x00000048)
561#define HWIO_SS_CR_PROTOCOL_CAP_DATA_RMSK 0x1
562#define HWIO_SS_CR_PROTOCOL_CAP_DATA_POR 0x00000000
563#define HWIO_SS_CR_PROTOCOL_CAP_DATA_IN(x) \
564 in_dword_masked(HWIO_SS_CR_PROTOCOL_CAP_DATA_ADDR(x), HWIO_SS_CR_PROTOCOL_CAP_DATA_RMSK)
565#define HWIO_SS_CR_PROTOCOL_CAP_DATA_INM(x, m) \
566 in_dword_masked(HWIO_SS_CR_PROTOCOL_CAP_DATA_ADDR(x), m)
567#define HWIO_SS_CR_PROTOCOL_CAP_DATA_OUT(x, v) \
568 out_dword(HWIO_SS_CR_PROTOCOL_CAP_DATA_ADDR(x),v)
569#define HWIO_SS_CR_PROTOCOL_CAP_DATA_OUTM(x,m,v) \
570 out_dword_masked_ns(HWIO_SS_CR_PROTOCOL_CAP_DATA_ADDR(x),m,v,HWIO_SS_CR_PROTOCOL_CAP_DATA_IN(x))
571#define HWIO_SS_CR_PROTOCOL_CAP_DATA_SS_CR_CAP_DATA_REG_BMSK 0x1
572#define HWIO_SS_CR_PROTOCOL_CAP_DATA_SS_CR_CAP_DATA_REG_SHFT 0x0
573
574#define HWIO_SS_CR_PROTOCOL_READ_ADDR(x) ((x) + 0x0000004c)
575#define HWIO_SS_CR_PROTOCOL_READ_RMSK 0x1
576#define HWIO_SS_CR_PROTOCOL_READ_POR 0x00000000
577#define HWIO_SS_CR_PROTOCOL_READ_IN(x) \
578 in_dword_masked(HWIO_SS_CR_PROTOCOL_READ_ADDR(x), HWIO_SS_CR_PROTOCOL_READ_RMSK)
579#define HWIO_SS_CR_PROTOCOL_READ_INM(x, m) \
580 in_dword_masked(HWIO_SS_CR_PROTOCOL_READ_ADDR(x), m)
581#define HWIO_SS_CR_PROTOCOL_READ_OUT(x, v) \
582 out_dword(HWIO_SS_CR_PROTOCOL_READ_ADDR(x),v)
583#define HWIO_SS_CR_PROTOCOL_READ_OUTM(x,m,v) \
584 out_dword_masked_ns(HWIO_SS_CR_PROTOCOL_READ_ADDR(x),m,v,HWIO_SS_CR_PROTOCOL_READ_IN(x))
585#define HWIO_SS_CR_PROTOCOL_READ_SS_CR_READ_REG_BMSK 0x1
586#define HWIO_SS_CR_PROTOCOL_READ_SS_CR_READ_REG_SHFT 0x0
587
588#define HWIO_SS_CR_PROTOCOL_WRITE_ADDR(x) ((x) + 0x00000050)
589#define HWIO_SS_CR_PROTOCOL_WRITE_RMSK 0x1
590#define HWIO_SS_CR_PROTOCOL_WRITE_POR 0x00000000
591#define HWIO_SS_CR_PROTOCOL_WRITE_IN(x) \
592 in_dword_masked(HWIO_SS_CR_PROTOCOL_WRITE_ADDR(x), HWIO_SS_CR_PROTOCOL_WRITE_RMSK)
593#define HWIO_SS_CR_PROTOCOL_WRITE_INM(x, m) \
594 in_dword_masked(HWIO_SS_CR_PROTOCOL_WRITE_ADDR(x), m)
595#define HWIO_SS_CR_PROTOCOL_WRITE_OUT(x, v) \
596 out_dword(HWIO_SS_CR_PROTOCOL_WRITE_ADDR(x),v)
597#define HWIO_SS_CR_PROTOCOL_WRITE_OUTM(x,m,v) \
598 out_dword_masked_ns(HWIO_SS_CR_PROTOCOL_WRITE_ADDR(x),m,v,HWIO_SS_CR_PROTOCOL_WRITE_IN(x))
599#define HWIO_SS_CR_PROTOCOL_WRITE_SS_CR_WRITE_REG_BMSK 0x1
600#define HWIO_SS_CR_PROTOCOL_WRITE_SS_CR_WRITE_REG_SHFT 0x0
601
602#define HWIO_SS_STATUS_READ_ONLY_ADDR(x) ((x) + 0x00000054)
603#define HWIO_SS_STATUS_READ_ONLY_RMSK 0x3
604#define HWIO_SS_STATUS_READ_ONLY_POR 0x00000000
605#define HWIO_SS_STATUS_READ_ONLY_IN(x) \
606 in_dword_masked(HWIO_SS_STATUS_READ_ONLY_ADDR(x), HWIO_SS_STATUS_READ_ONLY_RMSK)
607#define HWIO_SS_STATUS_READ_ONLY_INM(x, m) \
608 in_dword_masked(HWIO_SS_STATUS_READ_ONLY_ADDR(x), m)
609#define HWIO_SS_STATUS_READ_ONLY_REF_CLKREQ_N_BMSK 0x2
610#define HWIO_SS_STATUS_READ_ONLY_REF_CLKREQ_N_SHFT 0x1
611#define HWIO_SS_STATUS_READ_ONLY_RTUNE_ACK_BMSK 0x1
612#define HWIO_SS_STATUS_READ_ONLY_RTUNE_ACK_SHFT 0x0
613
614#define HWIO_PWR_EVNT_IRQ_STAT_ADDR(x) ((x) + 0x00000058)
615#define HWIO_PWR_EVNT_IRQ_STAT_RMSK 0x3f
616#define HWIO_PWR_EVNT_IRQ_STAT_POR 0x00000000
617#define HWIO_PWR_EVNT_IRQ_STAT_IN(x) \
618 in_dword_masked(HWIO_PWR_EVNT_IRQ_STAT_ADDR(x), HWIO_PWR_EVNT_IRQ_STAT_RMSK)
619#define HWIO_PWR_EVNT_IRQ_STAT_INM(x, m) \
620 in_dword_masked(HWIO_PWR_EVNT_IRQ_STAT_ADDR(x), m)
621#define HWIO_PWR_EVNT_IRQ_STAT_OUT(x, v) \
622 out_dword(HWIO_PWR_EVNT_IRQ_STAT_ADDR(x),v)
623#define HWIO_PWR_EVNT_IRQ_STAT_OUTM(x,m,v) \
624 out_dword_masked_ns(HWIO_PWR_EVNT_IRQ_STAT_ADDR(x),m,v,HWIO_PWR_EVNT_IRQ_STAT_IN(x))
625#define HWIO_PWR_EVNT_IRQ_STAT_LPM_OUT_L2_IRQ_STAT_BMSK 0x20
626#define HWIO_PWR_EVNT_IRQ_STAT_LPM_OUT_L2_IRQ_STAT_SHFT 0x5
627#define HWIO_PWR_EVNT_IRQ_STAT_LPM_IN_L2_IRQ_STAT_BMSK 0x10
628#define HWIO_PWR_EVNT_IRQ_STAT_LPM_IN_L2_IRQ_STAT_SHFT 0x4
629#define HWIO_PWR_EVNT_IRQ_STAT_POWERDOWN_OUT_P3_IRQ_STAT_BMSK 0x8
630#define HWIO_PWR_EVNT_IRQ_STAT_POWERDOWN_OUT_P3_IRQ_STAT_SHFT 0x3
631#define HWIO_PWR_EVNT_IRQ_STAT_POWERDOWN_IN_P3_IRQ_STAT_BMSK 0x4
632#define HWIO_PWR_EVNT_IRQ_STAT_POWERDOWN_IN_P3_IRQ_STAT_SHFT 0x2
633#define HWIO_PWR_EVNT_IRQ_STAT_CLK_REQ_IN_P3_IRQ_STAT_BMSK 0x2
634#define HWIO_PWR_EVNT_IRQ_STAT_CLK_REQ_IN_P3_IRQ_STAT_SHFT 0x1
635#define HWIO_PWR_EVNT_IRQ_STAT_CLK_GATE_IN_P3_IRQ_STAT_BMSK 0x1
636#define HWIO_PWR_EVNT_IRQ_STAT_CLK_GATE_IN_P3_IRQ_STAT_SHFT 0x0
637
638#define HWIO_PWR_EVNT_IRQ_MASK_ADDR(x) ((x) + 0x0000005c)
639#define HWIO_PWR_EVNT_IRQ_MASK_RMSK 0x3f
640#define HWIO_PWR_EVNT_IRQ_MASK_POR 0x00000000
641#define HWIO_PWR_EVNT_IRQ_MASK_IN(x) \
642 in_dword_masked(HWIO_PWR_EVNT_IRQ_MASK_ADDR(x), HWIO_PWR_EVNT_IRQ_MASK_RMSK)
643#define HWIO_PWR_EVNT_IRQ_MASK_INM(x, m) \
644 in_dword_masked(HWIO_PWR_EVNT_IRQ_MASK_ADDR(x), m)
645#define HWIO_PWR_EVNT_IRQ_MASK_OUT(x, v) \
646 out_dword(HWIO_PWR_EVNT_IRQ_MASK_ADDR(x),v)
647#define HWIO_PWR_EVNT_IRQ_MASK_OUTM(x,m,v) \
648 out_dword_masked_ns(HWIO_PWR_EVNT_IRQ_MASK_ADDR(x),m,v,HWIO_PWR_EVNT_IRQ_MASK_IN(x))
649#define HWIO_PWR_EVNT_IRQ_MASK_LPM_OUT_L2_IRQ_MASK_BMSK 0x20
650#define HWIO_PWR_EVNT_IRQ_MASK_LPM_OUT_L2_IRQ_MASK_SHFT 0x5
651#define HWIO_PWR_EVNT_IRQ_MASK_LPM_IN_L2_IRQ_MASK_BMSK 0x10
652#define HWIO_PWR_EVNT_IRQ_MASK_LPM_IN_L2_IRQ_MASK_SHFT 0x4
653#define HWIO_PWR_EVNT_IRQ_MASK_POWERDOWN_OUT_P3_IRQ_MASK_BMSK 0x8
654#define HWIO_PWR_EVNT_IRQ_MASK_POWERDOWN_OUT_P3_IRQ_MASK_SHFT 0x3
655#define HWIO_PWR_EVNT_IRQ_MASK_POWERDOWN_IN_P3_IRQ_MASK_BMSK 0x4
656#define HWIO_PWR_EVNT_IRQ_MASK_POWERDOWN_IN_P3_IRQ_MASK_SHFT 0x2
657#define HWIO_PWR_EVNT_IRQ_MASK_CLK_REQ_IN_P3_IRQ_MASK_BMSK 0x2
658#define HWIO_PWR_EVNT_IRQ_MASK_CLK_REQ_IN_P3_IRQ_MASK_SHFT 0x1
659#define HWIO_PWR_EVNT_IRQ_MASK_CLK_GATE_IN_P3_IRQ_MASK_BMSK 0x1
660#define HWIO_PWR_EVNT_IRQ_MASK_CLK_GATE_IN_P3_IRQ_MASK_SHFT 0x0
661
662#define HWIO_HW_SW_EVT_CTRL_REG_ADDR(x) ((x) + 0x00000060)
663#define HWIO_HW_SW_EVT_CTRL_REG_RMSK 0x131
664#define HWIO_HW_SW_EVT_CTRL_REG_POR 0x00000001
665#define HWIO_HW_SW_EVT_CTRL_REG_IN(x) \
666 in_dword_masked(HWIO_HW_SW_EVT_CTRL_REG_ADDR(x), HWIO_HW_SW_EVT_CTRL_REG_RMSK)
667#define HWIO_HW_SW_EVT_CTRL_REG_INM(x, m) \
668 in_dword_masked(HWIO_HW_SW_EVT_CTRL_REG_ADDR(x), m)
669#define HWIO_HW_SW_EVT_CTRL_REG_OUT(x, v) \
670 out_dword(HWIO_HW_SW_EVT_CTRL_REG_ADDR(x),v)
671#define HWIO_HW_SW_EVT_CTRL_REG_OUTM(x,m,v) \
672 out_dword_masked_ns(HWIO_HW_SW_EVT_CTRL_REG_ADDR(x),m,v,HWIO_HW_SW_EVT_CTRL_REG_IN(x))
673#define HWIO_HW_SW_EVT_CTRL_REG_SW_EVT_MUX_SEL_BMSK 0x100
674#define HWIO_HW_SW_EVT_CTRL_REG_SW_EVT_MUX_SEL_SHFT 0x8
675#define HWIO_HW_SW_EVT_CTRL_REG_HW_EVT_MUX_CTRL_BMSK 0x30
676#define HWIO_HW_SW_EVT_CTRL_REG_HW_EVT_MUX_CTRL_SHFT 0x4
677#define HWIO_HW_SW_EVT_CTRL_REG_EVENT_BUS_HALT_BMSK 0x1
678#define HWIO_HW_SW_EVT_CTRL_REG_EVENT_BUS_HALT_SHFT 0x0
679
680#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_ADDR(x) ((x) + 0x00000064)
681#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_RMSK 0x7
682#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_POR 0x00000000
683#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_IN(x) \
684 in_dword_masked(HWIO_VMIDMT_AMEMTYPE_CTRL_REG_ADDR(x), HWIO_VMIDMT_AMEMTYPE_CTRL_REG_RMSK)
685#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_INM(x, m) \
686 in_dword_masked(HWIO_VMIDMT_AMEMTYPE_CTRL_REG_ADDR(x), m)
687#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_OUT(x, v) \
688 out_dword(HWIO_VMIDMT_AMEMTYPE_CTRL_REG_ADDR(x),v)
689#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_OUTM(x,m,v) \
690 out_dword_masked_ns(HWIO_VMIDMT_AMEMTYPE_CTRL_REG_ADDR(x),m,v,HWIO_VMIDMT_AMEMTYPE_CTRL_REG_IN(x))
691#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_VMIDMT_AMEMTYPE_VALUE_BMSK 0x7
692#define HWIO_VMIDMT_AMEMTYPE_CTRL_REG_VMIDMT_AMEMTYPE_VALUE_SHFT 0x0
693
694#define HWIO_FLADJ_30MHZ_REG_ADDR(x) ((x) + 0x00000068)
695#define HWIO_FLADJ_30MHZ_REG_RMSK 0x3f
696#define HWIO_FLADJ_30MHZ_REG_POR 0x00000020
697#define HWIO_FLADJ_30MHZ_REG_IN(x) \
698 in_dword_masked(HWIO_FLADJ_30MHZ_REG_ADDR(x), HWIO_FLADJ_30MHZ_REG_RMSK)
699#define HWIO_FLADJ_30MHZ_REG_INM(x, m) \
700 in_dword_masked(HWIO_FLADJ_30MHZ_REG_ADDR(x), m)
701#define HWIO_FLADJ_30MHZ_REG_OUT(x, v) \
702 out_dword(HWIO_FLADJ_30MHZ_REG_ADDR(x),v)
703#define HWIO_FLADJ_30MHZ_REG_OUTM(x,m,v) \
704 out_dword_masked_ns(HWIO_FLADJ_30MHZ_REG_ADDR(x),m,v,HWIO_FLADJ_30MHZ_REG_IN(x))
705#define HWIO_FLADJ_30MHZ_REG_FLADJ_30MHZ_VALUE_BMSK 0x3f
706#define HWIO_FLADJ_30MHZ_REG_FLADJ_30MHZ_VALUE_SHFT 0x0
707
708#define HWIO_M_AW_USER_REG_ADDR(x) ((x) + 0x0000006c)
709#define HWIO_M_AW_USER_REG_RMSK 0x97f
710#define HWIO_M_AW_USER_REG_POR 0x00000122
711#define HWIO_M_AW_USER_REG_IN(x) \
712 in_dword_masked(HWIO_M_AW_USER_REG_ADDR(x), HWIO_M_AW_USER_REG_RMSK)
713#define HWIO_M_AW_USER_REG_INM(x, m) \
714 in_dword_masked(HWIO_M_AW_USER_REG_ADDR(x), m)
715#define HWIO_M_AW_USER_REG_OUT(x, v) \
716 out_dword(HWIO_M_AW_USER_REG_ADDR(x),v)
717#define HWIO_M_AW_USER_REG_OUTM(x,m,v) \
718 out_dword_masked_ns(HWIO_M_AW_USER_REG_ADDR(x),m,v,HWIO_M_AW_USER_REG_IN(x))
719#define HWIO_M_AW_USER_REG_AW_MEMTYPE_1_SEL_BMSK 0x800
720#define HWIO_M_AW_USER_REG_AW_MEMTYPE_1_SEL_SHFT 0xb
721#define HWIO_M_AW_USER_REG_AW_NOALLOACATE_BMSK 0x100
722#define HWIO_M_AW_USER_REG_AW_NOALLOACATE_SHFT 0x8
723#define HWIO_M_AW_USER_REG_AW_MEMTYPE_BMSK 0x70
724#define HWIO_M_AW_USER_REG_AW_MEMTYPE_SHFT 0x4
725#define HWIO_M_AW_USER_REG_AW_CACHE_BMSK 0xf
726#define HWIO_M_AW_USER_REG_AW_CACHE_SHFT 0x0
727
728#define HWIO_M_AR_USER_REG_ADDR(x) ((x) + 0x00000070)
729#define HWIO_M_AR_USER_REG_RMSK 0x97f
730#define HWIO_M_AR_USER_REG_POR 0x00000122
731#define HWIO_M_AR_USER_REG_IN(x) \
732 in_dword_masked(HWIO_M_AR_USER_REG_ADDR(x), HWIO_M_AR_USER_REG_RMSK)
733#define HWIO_M_AR_USER_REG_INM(x, m) \
734 in_dword_masked(HWIO_M_AR_USER_REG_ADDR(x), m)
735#define HWIO_M_AR_USER_REG_OUT(x, v) \
736 out_dword(HWIO_M_AR_USER_REG_ADDR(x),v)
737#define HWIO_M_AR_USER_REG_OUTM(x,m,v) \
738 out_dword_masked_ns(HWIO_M_AR_USER_REG_ADDR(x),m,v,HWIO_M_AR_USER_REG_IN(x))
739#define HWIO_M_AR_USER_REG_AR_MEMTYPE_1_SEL_BMSK 0x800
740#define HWIO_M_AR_USER_REG_AR_MEMTYPE_1_SEL_SHFT 0xb
741#define HWIO_M_AR_USER_REG_AR_NOALLOACATE_BMSK 0x100
742#define HWIO_M_AR_USER_REG_AR_NOALLOACATE_SHFT 0x8
743#define HWIO_M_AR_USER_REG_AR_MEMTYPE_BMSK 0x70
744#define HWIO_M_AR_USER_REG_AR_MEMTYPE_SHFT 0x4
745#define HWIO_M_AR_USER_REG_AR_CACHE_BMSK 0xf
746#define HWIO_M_AR_USER_REG_AR_CACHE_SHFT 0x0
747
748#define HWIO_QSCRTCH_REG_n_ADDR(base,n) ((base) + 0x00000074 + 0x4 * (n))
749#define HWIO_QSCRTCH_REG_n_RMSK 0xffffffff
750#define HWIO_QSCRTCH_REG_n_MAXn 2
751#define HWIO_QSCRTCH_REG_n_POR 0x00000000
752#define HWIO_QSCRTCH_REG_n_INI(base,n) \
753 in_dword_masked(HWIO_QSCRTCH_REG_n_ADDR(base,n), HWIO_QSCRTCH_REG_n_RMSK)
754#define HWIO_QSCRTCH_REG_n_INMI(base,n,mask) \
755 in_dword_masked(HWIO_QSCRTCH_REG_n_ADDR(base,n), mask)
756#define HWIO_QSCRTCH_REG_n_OUTI(base,n,val) \
757 out_dword(HWIO_QSCRTCH_REG_n_ADDR(base,n),val)
758#define HWIO_QSCRTCH_REG_n_OUTMI(base,n,mask,val) \
759 out_dword_masked_ns(HWIO_QSCRTCH_REG_n_ADDR(base,n),mask,val,HWIO_QSCRTCH_REG_n_INI(base,n))
760#define HWIO_QSCRTCH_REG_n_QSCRTCH_REG_BMSK 0xffffffff
761#define HWIO_QSCRTCH_REG_n_QSCRTCH_REG_SHFT 0x0
762
763
764#endif /* __DWC_USB30_QSCRATCH_HWIO_H__ */