blob: e58525f283bfbfe34bc6a88c8ec807fd33e65b9f [file] [log] [blame]
Aparna Mallavarapu9e014372013-10-19 15:04:58 +05301/* Copyright (c) 2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef _PLATFORM_MSM8916_IOMAP_H_
30#define _PLATFORM_MSM8916_IOMAP_H_
31
Aparna Mallavarapu6b9ee0c2014-04-17 13:58:43 +053032#define MSM_IOMAP_BASE 0x00000000
33#define MSM_IOMAP_END 0x08000000
34#define A53_SS_BASE 0x0B000000
35#define A53_SS_END 0x0B200000
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053036
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080037#define SYSTEM_IMEM_BASE 0x08600000
38#define MSM_SHARED_IMEM_BASE 0x08600000
39
40#define RESTART_REASON_ADDR (MSM_SHARED_IMEM_BASE + 0x65C)
41#define BS_INFO_OFFSET (0x6B0)
42#define BS_INFO_ADDR (MSM_SHARED_IMEM_BASE + BS_INFO_OFFSET)
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053043#define SDRAM_START_ADDR 0x80000000
44
Aparna Mallavarapu961294c2014-05-04 19:04:38 +053045#define MSM_SHARED_BASE 0x86300000
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053046#define APPS_SS_BASE 0x0B000000
47
Aparna Mallavarapu324cfbd2014-08-12 12:03:48 +053048#define DDR_START get_ddr_start()
49#define ABOOT_FORCE_KERNEL_ADDR DDR_START + 0x8000
50#define ABOOT_FORCE_KERNEL64_ADDR DDR_START + 0x80000
51#define ABOOT_FORCE_RAMDISK_ADDR DDR_START + 0x2000000
52#define ABOOT_FORCE_TAGS_ADDR DDR_START + 0x1E00000
53
vijay kumar0da32062014-10-21 15:48:11 +053054/* 3GB DDR devices consider 0x40000000 as new mem base */
55#define BASE_ADDR_1 0x40000000
56
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053057#define MSM_GIC_DIST_BASE APPS_SS_BASE
58#define MSM_GIC_CPU_BASE (APPS_SS_BASE + 0x2000)
59#define APPS_APCS_QTMR_AC_BASE (APPS_SS_BASE + 0x00020000)
60#define APPS_APCS_F0_QTMR_V1_BASE (APPS_SS_BASE + 0x00021000)
61#define QTMR_BASE APPS_APCS_F0_QTMR_V1_BASE
62
63#define PERIPH_SS_BASE 0x07800000
64
65#define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000)
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080066#define MSM_SDC1_SDHCI_BASE (PERIPH_SS_BASE + 0x00024900)
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053067#define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x00064000)
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080068#define MSM_SDC2_SDHCI_BASE (PERIPH_SS_BASE + 0x00064900)
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053069
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080070/* SDHCI */
71#define SDCC_MCI_HC_MODE (0x00000078)
72#define SDCC_HC_PWRCTL_STATUS_REG (0x000000DC)
73#define SDCC_HC_PWRCTL_MASK_REG (0x000000E0)
74#define SDCC_HC_PWRCTL_CLEAR_REG (0x000000E4)
75#define SDCC_HC_PWRCTL_CTL_REG (0x000000E8)
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053076#define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x000AF000)
77#define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x000B0000)
78#define MSM_USB_BASE (PERIPH_SS_BASE + 0x000D9000)
79
80#define CLK_CTL_BASE 0x1800000
81
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080082#define SPMI_BASE 0x02000000
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053083#define SPMI_GENI_BASE (SPMI_BASE + 0xA000)
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080084#define SPMI_PIC_BASE (SPMI_BASE + 0x01800000)
Aparna Mallavarapu261b06b2014-03-28 16:48:23 +053085#define PMIC_ARB_CORE 0x200F000
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053086
Aparna Mallavarapu9d41cd92014-01-29 21:01:11 +053087#define TLMM_BASE_ADDR 0x1000000
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080088#define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + (x)*0x1000)
89#define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x00000004 + (x)*0x1000)
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053090
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080091#define MPM2_MPM_CTRL_BASE 0x004A0000
Maria Yuc6d79d72014-03-21 10:44:03 +080092#define MPM2_MPM_PS_HOLD 0x004AB000
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -080093#define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0x004A3000
Aparna Mallavarapu9e014372013-10-19 15:04:58 +053094
Aparna Mallavarapu2e899672014-04-22 15:12:05 +053095/* CRYPTO ENGINE */
96#define MSM_CE1_BASE 0x073A000
97#define MSM_CE1_BAM_BASE 0x0704000
98#define GCC_CRYPTO_BCR (CLK_CTL_BASE + 0x16000)
99#define GCC_CRYPTO_CMD_RCGR (CLK_CTL_BASE + 0x16004)
100#define GCC_CRYPTO_CFG_RCGR (CLK_CTL_BASE + 0x16008)
101#define GCC_CRYPTO_CBCR (CLK_CTL_BASE + 0x1601C)
102#define GCC_CRYPTO_AXI_CBCR (CLK_CTL_BASE + 0x16020)
103#define GCC_CRYPTO_AHB_CBCR (CLK_CTL_BASE + 0x16024)
Aparna Mallavarapu3f24f3b2014-05-15 11:50:37 +0530104
105/* I2C */
106#define BLSP_QUP_BASE(blsp_id, qup_id) (PERIPH_SS_BASE + 0xB5000 + 0x1000 * qup_id)
107#define GCC_BLSP1_QUP2_APPS_CBCR (CLK_CTL_BASE + 0x3010)
108#define GCC_BLSP1_QUP2_CFG_RCGR (CLK_CTL_BASE + 0x3018)
109#define GCC_BLSP1_QUP2_CMD_RCGR (CLK_CTL_BASE + 0x3014)
110
Aparna Mallavarapu9e014372013-10-19 15:04:58 +0530111/* GPLL */
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -0800112#define GPLL0_STATUS (CLK_CTL_BASE + 0x2101C)
Unnati Gandhia0bea4c2014-06-12 11:09:44 +0530113#define GPLL1_STATUS (CLK_CTL_BASE + 0x2001C)
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -0800114#define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x45000)
115#define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x45004)
Aparna Mallavarapu9e014372013-10-19 15:04:58 +0530116
117/* SDCC */
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -0800118#define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x10A000)
119#define SDCC1_BCR (CLK_CTL_BASE + 0x42000) /* block reset*/
120#define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x42018) /* branch ontrol */
121#define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4201C)
122#define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x42004) /* cmd */
123#define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x42008) /* cfg */
124#define SDCC1_M (CLK_CTL_BASE + 0x4200C) /* m */
125#define SDCC1_N (CLK_CTL_BASE + 0x42010) /* n */
126#define SDCC1_D (CLK_CTL_BASE + 0x42014) /* d */
127
128#define SDCC2_BCR (CLK_CTL_BASE + 0x43000) /* block reset */
129#define SDCC2_APPS_CBCR (CLK_CTL_BASE + 0x43018) /* branch control */
130#define SDCC2_AHB_CBCR (CLK_CTL_BASE + 0x4301C)
131#define SDCC2_CMD_RCGR (CLK_CTL_BASE + 0x43004) /* cmd */
132#define SDCC2_CFG_RCGR (CLK_CTL_BASE + 0x43008) /* cfg */
133#define SDCC2_M (CLK_CTL_BASE + 0x4300C) /* m */
134#define SDCC2_N (CLK_CTL_BASE + 0x43010) /* n */
135#define SDCC2_D (CLK_CTL_BASE + 0x43014) /* d */
Aparna Mallavarapu9e014372013-10-19 15:04:58 +0530136
137/* UART */
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -0800138#define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x1008)
139#define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x302C)
140#define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x3034)
141#define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x3038)
142#define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x303C)
143#define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x3040)
144#define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x3044)
145
Aparna Mallavarapu9e014372013-10-19 15:04:58 +0530146
147/* USB */
Aparna Mallavarapu70e5df52014-02-27 22:51:29 -0800148#define USB_HS_BCR (CLK_CTL_BASE + 0x41000)
149#define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x41004)
150#define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x41008)
151#define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x41010)
152#define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x41014)
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530153
154/* MDSS */
155#define MIPI_DSI_BASE (0x1A98000)
156#define MIPI_DSI0_BASE MIPI_DSI_BASE
Vineet Bajaje022da62014-07-24 19:13:34 +0530157#define MIPI_DSI1_BASE (0x1AA0000)
Padmanabhan Komanduru0e9a09b2014-03-25 19:53:01 +0530158#define DSI0_PHY_BASE (0x1A98500)
Vineet Bajaje022da62014-07-24 19:13:34 +0530159#define DSI1_PHY_BASE (0x1AA0500)
Padmanabhan Komanduru0e9a09b2014-03-25 19:53:01 +0530160#define DSI0_PLL_BASE (0x1A98300)
161#define DSI1_PLL_BASE DSI0_PLL_BASE
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530162#define MDP_BASE (0x1A00000)
163#define REG_MDP(off) (MDP_BASE + (off))
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530164#define MDP_HW_REV REG_MDP(0x1000)
Unnati Gandhibd9dbea2014-07-17 14:30:29 +0530165#define MDP_INTR_EN REG_MDP(0x1010)
166#define MDP_INTR_CLEAR REG_MDP(0x1018)
167#define MDP_HIST_INTR_EN REG_MDP(0x101C)
Jayant Shekhar299e14b2014-05-22 11:26:24 +0530168#define MDP_VP_0_VIG_0_BASE REG_MDP(0x5000)
Jayant Shekhar07373922014-05-26 10:13:49 +0530169#define MDP_VP_0_VIG_1_BASE REG_MDP(0x7000)
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530170#define MDP_VP_0_RGB_0_BASE REG_MDP(0x15000)
Jayant Shekhar07373922014-05-26 10:13:49 +0530171#define MDP_VP_0_RGB_1_BASE REG_MDP(0x17000)
Jayant Shekhar299e14b2014-05-22 11:26:24 +0530172#define MDP_VP_0_DMA_0_BASE REG_MDP(0x25000)
Jayant Shekhar07373922014-05-26 10:13:49 +0530173#define MDP_VP_0_DMA_1_BASE REG_MDP(0x27000)
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530174#define MDP_VP_0_MIXER_0_BASE REG_MDP(0x45000)
Jayant Shekhar07373922014-05-26 10:13:49 +0530175#define MDP_VP_0_MIXER_1_BASE REG_MDP(0x46000)
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530176#define MDP_DISP_INTF_SEL REG_MDP(0x1004)
177#define MDP_VIDEO_INTF_UNDERFLOW_CTL REG_MDP(0x12E0)
178#define MDP_UPPER_NEW_ROI_PRIOR_RO_START REG_MDP(0x11EC)
179#define MDP_LOWER_NEW_ROI_PRIOR_TO_START REG_MDP(0x13F8)
180#define MDP_CTL_0_BASE REG_MDP(0x2000)
181#define MDP_CTL_1_BASE REG_MDP(0x2200)
182#define MDP_CLK_CTRL0 REG_MDP(0x012AC)
183#define MDP_CLK_CTRL1 REG_MDP(0x012B4)
184#define MDP_CLK_CTRL2 REG_MDP(0x012BC)
185#define MDP_CLK_CTRL3 REG_MDP(0x013A8)
186#define MDP_CLK_CTRL4 REG_MDP(0x013B0)
187#define MDP_CLK_CTRL5 REG_MDP(0x013B8)
188
Vineet Bajaje022da62014-07-24 19:13:34 +0530189#define MDP_INTF_0_BASE REG_MDP(0x11F00)
190#define MDP_INTF_1_BASE REG_MDP(0x12700)
191#define MDP_INTF_2_BASE REG_MDP(0x12F00)
192
193#define MDP_REG_SPLIT_DISPLAY_EN REG_MDP(0x12f4)
194#define MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL REG_MDP(0x12F8)
195#define MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL REG_MDP(0x13F0)
196
197#define MDP_REG_PPB0_CNTL REG_MDP(0x1420)
198#define MDP_REG_PPB0_CONFIG REG_MDP(0x1424)
199
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530200#define MMSS_MDP_SMP_ALLOC_W_BASE REG_MDP(0x1080)
201#define MMSS_MDP_SMP_ALLOC_R_BASE REG_MDP(0x1130)
202
203#define MDP_QOS_REMAPPER_CLASS_0 REG_MDP(0x11E0)
204
205#define VBIF_VBIF_DDR_FORCE_CLK_ON REG_MDP(0xc8004)
206#define VBIF_VBIF_DDR_OUT_MAX_BURST REG_MDP(0xc80D8)
207#define VBIF_VBIF_DDR_ARB_CTRL REG_MDP(0xc80F0)
208#define VBIF_VBIF_DDR_RND_RBN_QOS_ARB REG_MDP(0xc8124)
209#define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0 REG_MDP(0xc8160)
210#define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1 REG_MDP(0xc8164)
211#define VBIF_VBIF_DDR_OUT_AOOO_AXI_EN REG_MDP(0xc8178)
212#define VBIF_VBIF_DDR_OUT_AX_AOOO REG_MDP(0xc817C)
213#define VBIF_VBIF_IN_RD_LIM_CONF0 REG_MDP(0xc80B0)
214#define VBIF_VBIF_IN_RD_LIM_CONF1 REG_MDP(0xc80B4)
215#define VBIF_VBIF_IN_RD_LIM_CONF2 REG_MDP(0xc80B8)
216#define VBIF_VBIF_IN_RD_LIM_CONF3 REG_MDP(0xc80BC)
217#define VBIF_VBIF_IN_WR_LIM_CONF0 REG_MDP(0xc80C0)
218#define VBIF_VBIF_IN_WR_LIM_CONF1 REG_MDP(0xc80C4)
219#define VBIF_VBIF_IN_WR_LIM_CONF2 REG_MDP(0xc80C8)
220#define VBIF_VBIF_IN_WR_LIM_CONF3 REG_MDP(0xc80CC)
221#define VBIF_VBIF_ABIT_SHORT REG_MDP(0xc8070)
222#define VBIF_VBIF_ABIT_SHORT_CONF REG_MDP(0xc8074)
223#define VBIF_VBIF_GATE_OFF_WRREQ_EN REG_MDP(0xc80A8)
224
vijay kumar98f455d2014-10-22 17:59:30 +0530225#define MDSS_MDP_REG_PP_FBC_MODE 0x034
226#define MDSS_MDP_REG_PP_FBC_BUDGET_CTL 0x038
227#define MDSS_MDP_REG_PP_FBC_LOSSY_MODE 0x03C
228
Padmanabhan Komanduru02edbcc2014-03-26 18:51:02 +0530229#define SOFT_RESET 0x118
230#define CLK_CTRL 0x11C
231#define TRIG_CTRL 0x084
232#define CTRL 0x004
233#define COMMAND_MODE_DMA_CTRL 0x03C
234#define COMMAND_MODE_MDP_CTRL 0x040
235#define COMMAND_MODE_MDP_DCS_CMD_CTRL 0x044
236#define COMMAND_MODE_MDP_STREAM0_CTRL 0x058
237#define COMMAND_MODE_MDP_STREAM0_TOTAL 0x05C
238#define COMMAND_MODE_MDP_STREAM1_CTRL 0x060
239#define COMMAND_MODE_MDP_STREAM1_TOTAL 0x064
240#define ERR_INT_MASK0 0x10C
241
242#define LANE_SWAP_CTL 0x0B0
243#define TIMING_CTL 0x0C4
244
245#define VIDEO_MODE_ACTIVE_H 0x024
246#define VIDEO_MODE_ACTIVE_V 0x028
247#define VIDEO_MODE_TOTAL 0x02C
248#define VIDEO_MODE_HSYNC 0x030
249#define VIDEO_MODE_VSYNC 0x034
250#define VIDEO_MODE_VSYNC_VPOS 0x038
251
252#define DMA_CMD_OFFSET 0x048
253#define DMA_CMD_LENGTH 0x04C
254
255#define INT_CTRL 0x110
256#define CMD_MODE_DMA_SW_TRIGGER 0x090
257
258#define EOT_PACKET_CTRL 0x0CC
259#define MISR_CMD_CTRL 0x0A0
260#define MISR_VIDEO_CTRL 0x0A4
261#define VIDEO_MODE_CTRL 0x010
262#define HS_TIMER_CTRL 0x0BC
263
Aparna Mallavarapude688ea2014-05-12 17:26:11 +0530264#define TCSR_TZ_WONCE 0x193D000
Aparna Mallavarapu9e014372013-10-19 15:04:58 +0530265#endif