blob: d77ad554a4ef893dbd929939d03d551a922e417e [file] [log] [blame]
Channagoud Kadabi123c9722014-02-06 13:22:50 -08001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
Channagoud Kadabi608b6a72014-04-14 13:58:03 -070029#ifndef _PLATFORM_MSM8994_IOMAP_H_
30#define _PLATFORM_MSM8994_IOMAP_H_
Channagoud Kadabi123c9722014-02-06 13:22:50 -080031
32#define MSM_SHARED_BASE 0x0FA00000
33
34
35#define MSM_IOMAP_BASE 0xF9000000
36#define MSM_IOMAP_END 0xFEFFFFFF
37
38#define SYSTEM_IMEM_BASE 0xFE800000
39#define MSM_SHARED_IMEM_BASE 0xFE87F000
40#define RESTART_REASON_ADDR (MSM_SHARED_IMEM_BASE + 0x65C)
41
42#define BS_INFO_OFFSET (0x6B0)
43#define BS_INFO_ADDR (MSM_SHARED_IMEM_BASE + BS_INFO_OFFSET)
44
45
46#define KPSS_BASE 0xF9000000
47
48#define MSM_GIC_DIST_BASE KPSS_BASE
49#define MSM_GIC_CPU_BASE (KPSS_BASE + 0x00002000)
50#define APCS_KPSS_ACS_BASE (KPSS_BASE + 0x00008000)
51#define APCS_APC_KPSS_PLL_BASE (KPSS_BASE + 0x0000A000)
52#define APCS_KPSS_CFG_BASE (KPSS_BASE + 0x00010000)
53#define APCS_KPSS_WDT_BASE (KPSS_BASE + 0x00017000)
54#define KPSS_APCS_QTMR_AC_BASE (KPSS_BASE + 0x00020000)
55#define KPSS_APCS_F0_QTMR_V1_BASE (KPSS_BASE + 0x00021000)
56#define QTMR_BASE KPSS_APCS_F0_QTMR_V1_BASE
57
58#define PERIPH_SS_BASE 0xF9800000
59
60#define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000)
61#define MSM_SDC1_SDHCI_BASE (PERIPH_SS_BASE + 0x00024900)
62#define MSM_SDC3_BASE (PERIPH_SS_BASE + 0x00064000)
63#define MSM_SDC3_SDHCI_BASE (PERIPH_SS_BASE + 0x00064900)
64#define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x000A4000)
65#define MSM_SDC2_SDHCI_BASE (PERIPH_SS_BASE + 0x000A4900)
66#define MSM_SDC4_BASE (PERIPH_SS_BASE + 0x000E4000)
67#define MSM_SDC4_SDHCI_BASE (PERIPH_SS_BASE + 0x000E4900)
68
69#define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x0011D000)
70#define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x0011E000)
71#define BLSP1_UART2_BASE (PERIPH_SS_BASE + 0x0011F000)
72#define BLSP1_UART3_BASE (PERIPH_SS_BASE + 0x00120000)
73#define BLSP1_UART4_BASE (PERIPH_SS_BASE + 0x00121000)
74#define BLSP1_UART5_BASE (PERIPH_SS_BASE + 0x00122000)
75
76#define BLSP2_UART1_BASE (PERIPH_SS_BASE + 0x0015E000)
77
78#define MSM_USB_BASE (PERIPH_SS_BASE + 0x00255000)
79
80/* Clocks */
81#define CLK_CTL_BASE 0xFC400000
82
83/* GPLL */
84#define GPLL0_MODE (CLK_CTL_BASE + 0x0000)
85#define GPLL4_MODE (CLK_CTL_BASE + 0x1DC0)
86#define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x1480)
87#define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x1484)
88
89/* UART */
90#define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x5C4)
91#define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x704)
92#define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x70C)
93#define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x710)
94#define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x714)
95#define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x718)
96#define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x71C)
97#define BLSP2_AHB_CBCR (CLK_CTL_BASE + 0x944)
98#define BLSP2_UART2_APPS_CBCR (CLK_CTL_BASE + 0xA44)
99#define BLSP2_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0xA4C)
100#define BLSP2_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0xA50)
101#define BLSP2_UART2_APPS_M (CLK_CTL_BASE + 0xA54)
102#define BLSP2_UART2_APPS_N (CLK_CTL_BASE + 0xA58)
103#define BLSP2_UART2_APPS_D (CLK_CTL_BASE + 0xA5C)
104
105/* USB */
106#define USB_HS_BCR (CLK_CTL_BASE + 0x480)
107
108#define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x484)
109#define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x488)
110#define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x490)
111#define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x494)
112
113/* SDCC */
114#define SDCC1_BCR (CLK_CTL_BASE + 0x4C0) /* block reset */
115#define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x4C4) /* branch control */
116#define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4C8)
117#define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x4D0) /* cmd */
118#define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x4D4) /* cfg */
119#define SDCC1_M (CLK_CTL_BASE + 0x4D8) /* m */
120#define SDCC1_N (CLK_CTL_BASE + 0x4DC) /* n */
121#define SDCC1_D (CLK_CTL_BASE + 0x4E0) /* d */
122
123/* SDCC3 */
124#define SDCC3_BCR (CLK_CTL_BASE + 0x540) /* block reset */
125#define SDCC3_APPS_CBCR (CLK_CTL_BASE + 0x544) /* branch control */
126#define SDCC3_AHB_CBCR (CLK_CTL_BASE + 0x548)
127#define SDCC3_INACTIVITY_TIMER_CBCR (CLK_CTL_BASE + 0x54C)
128#define SDCC3_CMD_RCGR (CLK_CTL_BASE + 0x550) /* cmd */
129#define SDCC3_CFG_RCGR (CLK_CTL_BASE + 0x554) /* cfg */
130#define SDCC3_M (CLK_CTL_BASE + 0x558) /* m */
131#define SDCC3_N (CLK_CTL_BASE + 0x55C) /* n */
132#define SDCC3_D (CLK_CTL_BASE + 0x560) /* d */
133
134
135#define GCC_WDOG_DEBUG (CLK_CTL_BASE + 0x00001780)
136
137#define UFS_BASE (0xFC590000 + 0x00004000)
138
139#define SPMI_BASE 0xFC4C0000
140#define SPMI_GENI_BASE (SPMI_BASE + 0xA000)
141#define SPMI_PIC_BASE (SPMI_BASE + 0xB000)
142
143#define MSM_CE2_BAM_BASE 0xFD444000
144#define MSM_CE2_BASE 0xFD45A000
145
146#define TLMM_BASE_ADDR 0xFD510000
147#define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + 0x1000 + (x)*0x10)
148#define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x1004 + (x)*0x10)
149
150#define MPM2_MPM_CTRL_BASE 0xFC4A1000
151#define MPM2_MPM_PS_HOLD 0xFC4AB000
152#define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0xFC4A3000
153
154/* DRV strength for sdcc */
155#define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x00002044)
156
157/* SDHCI */
158#define SDCC_MCI_HC_MODE (0x00000078)
159#define SDCC_HC_PWRCTL_STATUS_REG (0x000000DC)
160#define SDCC_HC_PWRCTL_MASK_REG (0x000000E0)
161#define SDCC_HC_PWRCTL_CLEAR_REG (0x000000E4)
162#define SDCC_HC_PWRCTL_CTL_REG (0x000000E8)
163
164/* Boot config */
165#define SEC_CTRL_CORE_BASE 0xFC4B8000
166#define BOOT_CONFIG_OFFSET 0x00006034
167#define BOOT_CONFIG_REG (SEC_CTRL_CORE_BASE+BOOT_CONFIG_OFFSET)
168
169#define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0xFC4A3000
170
171#endif