blob: 66afa825db0d30cfb5251e2d71b1abd9319c53e3 [file] [log] [blame]
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
41#include <mdp5.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080042#include <scm.h>
43
44int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080045
46static int mdp_rev;
47
48void mdp_set_revision(int rev)
49{
50 mdp_rev = rev;
51}
52
53int mdp_get_revision()
54{
55 return mdp_rev;
56}
57
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080058uint32_t mdss_mdp_intf_offset()
59{
60 uint32_t mdss_mdp_intf_off;
61 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
62
63 if (mdss_mdp_rev > MDSS_MDP_HW_REV_100)
64 mdss_mdp_intf_off = 0;
65 else
66 mdss_mdp_intf_off = 0xEC00;
67
68 return mdss_mdp_intf_off;
69}
70
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080071void mdp_clk_gating_ctrl(void)
72{
73 writel(0x40000000, MDP_CLK_CTRL0);
74 udelay(20);
75 writel(0x40000040, MDP_CLK_CTRL0);
76 writel(0x40000000, MDP_CLK_CTRL1);
77 writel(0x00400000, MDP_CLK_CTRL3);
78 udelay(20);
79 writel(0x00404000, MDP_CLK_CTRL3);
80 writel(0x40000000, MDP_CLK_CTRL4);
81}
82
83int mdp_dsi_video_config(struct msm_panel_info *pinfo,
84 struct fbcon_config *fb)
85{
86 int ret = NO_ERROR;
87 uint32_t hsync_period, vsync_period;
88 uint32_t hsync_start_x, hsync_end_x;
89 uint32_t display_hctl, active_hctl, hsync_ctl, display_vstart, display_vend;
90 struct lcdc_panel_info *lcdc = NULL;
91 unsigned mdp_rgb_size;
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080092 int access_secure = 0;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080093 uint32_t mdss_mdp_intf_off = 0;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080094
95 if (pinfo == NULL)
96 return ERR_INVALID_ARGS;
97
98 lcdc = &(pinfo->lcdc);
99 if (lcdc == NULL)
100 return ERR_INVALID_ARGS;
101
102 hsync_period = lcdc->h_pulse_width +
103 lcdc->h_back_porch +
104 pinfo->xres + lcdc->xres_pad + lcdc->h_front_porch;
105 vsync_period = (lcdc->v_pulse_width +
106 lcdc->v_back_porch +
107 pinfo->yres + lcdc->yres_pad +
108 lcdc->v_front_porch);
109
110 hsync_start_x =
111 lcdc->h_pulse_width +
112 lcdc->h_back_porch;
113 hsync_end_x =
114 hsync_period - lcdc->h_front_porch - 1;
115
116 display_vstart = (lcdc->v_pulse_width +
117 lcdc->v_back_porch)
118 * hsync_period + lcdc->hsync_skew;
119 display_vend = ((vsync_period - lcdc->v_front_porch) * hsync_period)
120 +lcdc->hsync_skew - 1;
121
122 hsync_ctl = (hsync_period << 16) | lcdc->h_pulse_width;
123 display_hctl = (hsync_end_x << 16) | hsync_start_x;
124
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800125 mdss_mdp_intf_off = mdss_mdp_intf_offset();
126
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800127 /* write active region size*/
128 mdp_rgb_size = (fb->height << 16) + fb->width;
129
Siddhartha Agrawal8d690822013-01-28 12:18:58 -0800130 access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
131
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800132 mdp_clk_gating_ctrl();
133
Siddhartha Agrawalf058d622013-01-28 16:21:03 -0800134 /* Ignore TZ return value till it's fixed */
135 if (!access_secure || 1) {
Siddhartha Agrawal61af9b02013-04-12 12:43:14 -0700136
Siddhartha Agrawal8d690822013-01-28 12:18:58 -0800137 /* Force VBIF Clocks on */
138 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
Siddhartha Agrawal61af9b02013-04-12 12:43:14 -0700139
140 if (readl(MDP_HW_REV) == MDSS_MDP_HW_REV_100) {
141 /* Configure DDR burst length */
142 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
143 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
144 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
145 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
146 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
147 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
148 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
149 }
Siddhartha Agrawal8d690822013-01-28 12:18:58 -0800150 }
151
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800152 /* Allocate SMP blocks */
153 writel(0x00101010, MMSS_MDP_SMP_ALLOC_W_0);
154 writel(0x00000010, MMSS_MDP_SMP_ALLOC_W_1);
155 writel(0x00101010, MMSS_MDP_SMP_ALLOC_R_0);
156 writel(0x00000010, MMSS_MDP_SMP_ALLOC_R_1);
157
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800158 writel(hsync_ctl, MDP_INTF_1_HSYNC_CTL + mdss_mdp_intf_off);
159 writel(vsync_period*hsync_period, MDP_INTF_1_VSYNC_PERIOD_F0 +
160 mdss_mdp_intf_off);
161 writel(0x00, MDP_INTF_1_VSYNC_PERIOD_F1 + mdss_mdp_intf_off);
162 writel(lcdc->v_pulse_width*hsync_period,
163 MDP_INTF_1_VSYNC_PULSE_WIDTH_F0 +
164 mdss_mdp_intf_off);
165 writel(0x00, MDP_INTF_1_VSYNC_PULSE_WIDTH_F1 + mdss_mdp_intf_off);
166 writel(display_hctl, MDP_INTF_1_DISPLAY_HCTL + mdss_mdp_intf_off);
167 writel(display_vstart, MDP_INTF_1_DISPLAY_V_START_F0 +
168 mdss_mdp_intf_off);
169 writel(0x00, MDP_INTF_1_DISPLAY_V_START_F1 + mdss_mdp_intf_off);
170 writel(display_vend, MDP_INTF_1_DISPLAY_V_END_F0 +
171 mdss_mdp_intf_off);
172 writel(0x00, MDP_INTF_1_DISPLAY_V_END_F1 + mdss_mdp_intf_off);
173 writel(0x00, MDP_INTF_1_ACTIVE_HCTL + mdss_mdp_intf_off);
174 writel(0x00, MDP_INTF_1_ACTIVE_V_START_F0 + mdss_mdp_intf_off);
175 writel(0x00, MDP_INTF_1_ACTIVE_V_START_F1 + mdss_mdp_intf_off);
176 writel(0x00, MDP_INTF_1_ACTIVE_V_END_F0 + mdss_mdp_intf_off);
177 writel(0x00, MDP_INTF_1_ACTIVE_V_END_F1 + mdss_mdp_intf_off);
178 writel(0xFF, MDP_INTF_1_UNDERFFLOW_COLOR + mdss_mdp_intf_off);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800179
180 writel(fb->base, MDP_VP_0_RGB_0_SSPP_SRC0_ADDR);
181 writel((fb->stride * fb->bpp/8),MDP_VP_0_RGB_0_SSPP_SRC_YSTRIDE);
182 writel(mdp_rgb_size, MDP_VP_0_RGB_0_SSPP_SRC_IMG_SIZE);
183 writel(mdp_rgb_size, MDP_VP_0_RGB_0_SSPP_SRC_SIZE);
184 writel(mdp_rgb_size, MDP_VP_0_RGB_0_SSPP_SRC_OUT_SIZE);
185 writel(0x00, MDP_VP_0_RGB_0_SSPP_SRC_XY);
186 writel(0x00, MDP_VP_0_RGB_0_SSPP_OUT_XY);
187 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
188 writel(0x0002243F, MDP_VP_0_RGB_0_SSPP_SRC_FORMAT);
189 writel(0x00020001, MDP_VP_0_RGB_0_SSPP_SRC_UNPACK_PATTERN);
190 writel(0x00, MDP_VP_0_RGB_0_SSPP_SRC_OP_MODE);
191
192 writel(mdp_rgb_size,MDP_VP_0_LAYER_0_OUT_SIZE);
193 writel(0x00, MDP_VP_0_LAYER_0_OP_MODE);
194 writel(0x100, MDP_VP_0_LAYER_0_BLEND_OP);
195 writel(0xFF, MDP_VP_0_LAYER_0_BLEND0_FG_ALPHA);
196 writel(0x100, MDP_VP_0_LAYER_1_BLEND_OP);
197 writel(0xFF, MDP_VP_0_LAYER_1_BLEND0_FG_ALPHA);
198 writel(0x100, MDP_VP_0_LAYER_2_BLEND_OP);
199 writel(0xFF, MDP_VP_0_LAYER_2_BLEND0_FG_ALPHA);
200 writel(0x100, MDP_VP_0_LAYER_3_BLEND_OP);
201 writel(0xFF, MDP_VP_0_LAYER_3_BLEND0_FG_ALPHA);
202
203 /* Baselayer for layer mixer 0 */
204 writel(0x010000200, MDP_CTL_0_LAYER_0);
205
206 writel(0x1F20, MDP_CTL_0_TOP);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800207 writel(0x213F, MDP_INTF_1_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800208
209 writel(0x0100, MDP_DISP_INTF_SEL);
210 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
211 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
212 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
213
214 return 0;
215}
216
217int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
218 struct fbcon_config *fb)
219{
220
221 int ret = 0;
222 return ret;
223}
224
225int mdp_dsi_video_on(void)
226{
227 int ret = NO_ERROR;
228 writel(0x32048, MDP_CTL_0_FLUSH);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800229 writel(0x01, MDP_INTF_1_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800230 return ret;
231}
232
233int mdp_dsi_video_off()
234{
235 if(!target_cont_splash_screen())
236 {
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800237 writel(0x00000000, MDP_INTF_1_TIMING_ENGINE_EN +
238 mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800239 mdelay(60);
240 /* Ping-Pong done Tear Check Read/Write */
241 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
242 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800243 }
244
Siddhartha Agrawal6a598222013-02-17 18:33:27 -0800245 writel(0x00000000, MDP_INTR_EN);
246
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800247 return NO_ERROR;
248}
249
250int mdp_dsi_cmd_off()
251{
252 return NO_ERROR;
253}
254
255int mdp_dma_on(void)
256{
257 return NO_ERROR;
258}
259
260void mdp_disable(void)
261{
262
263}