blob: 9f1e590c2d8e4fcadfdb4dcfebd790a1b6d7a14b [file] [log] [blame]
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Amol Jadi29f95032012-06-22 12:52:54 -07002 *
3 * Redistribution and use in source and binary forms, with or without
Deepa Dinamani32bfad02012-11-02 12:15:05 -07004 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
Amol Jadi29f95032012-06-22 12:52:54 -070015 *
Deepa Dinamani32bfad02012-11-02 12:15:05 -070016 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Amol Jadi29f95032012-06-22 12:52:54 -070027 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
Siddhartha Agrawalacdaf5b2013-01-22 18:14:53 -080042#define cxo_mm_source_val 0
43#define mmpll0_mm_source_val 1
44#define mmpll1_mm_source_val 2
45#define mmpll3_mm_source_val 3
46#define gpll0_mm_source_val 5
Amol Jadi29f95032012-06-22 12:52:54 -070047
48struct clk_freq_tbl rcg_dummy_freq = F_END;
49
50
51/* Clock Operations */
52static struct clk_ops clk_ops_branch =
53{
54 .enable = clock_lib2_branch_clk_enable,
55 .disable = clock_lib2_branch_clk_disable,
56 .set_rate = clock_lib2_branch_set_rate,
57};
58
59static struct clk_ops clk_ops_rcg_mnd =
60{
61 .enable = clock_lib2_rcg_enable,
62 .set_rate = clock_lib2_rcg_set_rate,
63};
64
65static struct clk_ops clk_ops_rcg =
66{
67 .enable = clock_lib2_rcg_enable,
68 .set_rate = clock_lib2_rcg_set_rate,
69};
70
71static struct clk_ops clk_ops_cxo =
72{
73 .enable = cxo_clk_enable,
74 .disable = cxo_clk_disable,
75};
76
77static struct clk_ops clk_ops_pll_vote =
78{
79 .enable = pll_vote_clk_enable,
80 .disable = pll_vote_clk_disable,
81 .auto_off = pll_vote_clk_disable,
82 .is_enabled = pll_vote_clk_is_enabled,
83};
84
Neeti Desaiac011272012-08-29 18:24:54 -070085static struct clk_ops clk_ops_vote =
86{
87 .enable = clock_lib2_vote_clk_enable,
88 .disable = clock_lib2_vote_clk_disable,
89};
Amol Jadi29f95032012-06-22 12:52:54 -070090
91/* Clock Sources */
92static struct fixed_clk cxo_clk_src =
93{
94 .c = {
95 .rate = 19200000,
96 .dbg_name = "cxo_clk_src",
97 .ops = &clk_ops_cxo,
98 },
99};
100
101static struct pll_vote_clk gpll0_clk_src =
102{
103 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
104 .en_mask = BIT(0),
105 .status_reg = (void *) GPLL0_STATUS,
106 .status_mask = BIT(17),
107 .parent = &cxo_clk_src.c,
108
109 .c = {
110 .rate = 600000000,
111 .dbg_name = "gpll0_clk_src",
112 .ops = &clk_ops_pll_vote,
113 },
114};
115
116/* SDCC Clocks */
117static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] =
118{
119 F( 144000, cxo, 16, 3, 25),
120 F( 400000, cxo, 12, 1, 4),
121 F( 20000000, gpll0, 15, 1, 2),
122 F( 25000000, gpll0, 12, 1, 2),
123 F( 50000000, gpll0, 12, 0, 0),
124 F(100000000, gpll0, 6, 0, 0),
125 F(200000000, gpll0, 3, 0, 0),
126 F_END
127};
128
129static struct rcg_clk sdcc1_apps_clk_src =
130{
131 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
132 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
133 .m_reg = (uint32_t *) SDCC1_M,
134 .n_reg = (uint32_t *) SDCC1_N,
135 .d_reg = (uint32_t *) SDCC1_D,
136
137 .set_rate = clock_lib2_rcg_set_rate_mnd,
138 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
139 .current_freq = &rcg_dummy_freq,
140
141 .c = {
142 .dbg_name = "sdc1_clk",
143 .ops = &clk_ops_rcg_mnd,
144 },
145};
146
147static struct branch_clk gcc_sdcc1_apps_clk =
148{
149 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
150 .parent = &sdcc1_apps_clk_src.c,
151
152 .c = {
153 .dbg_name = "gcc_sdcc1_apps_clk",
154 .ops = &clk_ops_branch,
155 },
156};
157
158static struct branch_clk gcc_sdcc1_ahb_clk =
159{
160 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
161 .has_sibling = 1,
162
163 .c = {
164 .dbg_name = "gcc_sdcc1_ahb_clk",
165 .ops = &clk_ops_branch,
166 },
167};
168
169/* UART Clocks */
170static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
171{
172 F( 3686400, gpll0, 1, 96, 15625),
173 F( 7372800, gpll0, 1, 192, 15625),
174 F(14745600, gpll0, 1, 384, 15625),
175 F(16000000, gpll0, 5, 2, 15),
176 F(19200000, cxo, 1, 0, 0),
177 F(24000000, gpll0, 5, 1, 5),
178 F(32000000, gpll0, 1, 4, 75),
179 F(40000000, gpll0, 15, 0, 0),
180 F(46400000, gpll0, 1, 29, 375),
181 F(48000000, gpll0, 12.5, 0, 0),
182 F(51200000, gpll0, 1, 32, 375),
183 F(56000000, gpll0, 1, 7, 75),
184 F(58982400, gpll0, 1, 1536, 15625),
185 F(60000000, gpll0, 10, 0, 0),
186 F_END
187};
188
Neeti Desaiac011272012-08-29 18:24:54 -0700189static struct rcg_clk blsp1_uart2_apps_clk_src =
Amol Jadi29f95032012-06-22 12:52:54 -0700190{
Neeti Desaiac011272012-08-29 18:24:54 -0700191 .cmd_reg = (uint32_t *) BLSP1_UART2_APPS_CMD_RCGR,
192 .cfg_reg = (uint32_t *) BLSP1_UART2_APPS_CFG_RCGR,
193 .m_reg = (uint32_t *) BLSP1_UART2_APPS_M,
194 .n_reg = (uint32_t *) BLSP1_UART2_APPS_N,
195 .d_reg = (uint32_t *) BLSP1_UART2_APPS_D,
Amol Jadi29f95032012-06-22 12:52:54 -0700196
197 .set_rate = clock_lib2_rcg_set_rate_mnd,
198 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
199 .current_freq = &rcg_dummy_freq,
200
201 .c = {
Neeti Desaiac011272012-08-29 18:24:54 -0700202 .dbg_name = "blsp1_uart2_apps_clk",
Amol Jadi29f95032012-06-22 12:52:54 -0700203 .ops = &clk_ops_rcg_mnd,
204 },
205};
206
Neeti Desaiac011272012-08-29 18:24:54 -0700207static struct branch_clk gcc_blsp1_uart2_apps_clk =
Amol Jadi29f95032012-06-22 12:52:54 -0700208{
Neeti Desaiac011272012-08-29 18:24:54 -0700209 .cbcr_reg = (uint32_t *) BLSP1_UART2_APPS_CBCR,
210 .parent = &blsp1_uart2_apps_clk_src.c,
Amol Jadi29f95032012-06-22 12:52:54 -0700211
212 .c = {
Neeti Desaiac011272012-08-29 18:24:54 -0700213 .dbg_name = "gcc_blsp1_uart2_apps_clk",
Amol Jadi29f95032012-06-22 12:52:54 -0700214 .ops = &clk_ops_branch,
215 },
216};
217
Neeti Desaiac011272012-08-29 18:24:54 -0700218static struct vote_clk gcc_blsp1_ahb_clk = {
219 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
Deepa Dinamani32bfad02012-11-02 12:15:05 -0700220 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
Neeti Desaiac011272012-08-29 18:24:54 -0700221 .en_mask = BIT(17),
Amol Jadi29f95032012-06-22 12:52:54 -0700222
223 .c = {
Neeti Desaiac011272012-08-29 18:24:54 -0700224 .dbg_name = "gcc_blsp1_ahb_clk",
225 .ops = &clk_ops_vote,
Amol Jadi29f95032012-06-22 12:52:54 -0700226 },
227};
228
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -0800229static struct vote_clk gcc_blsp2_ahb_clk = {
230 .cbcr_reg = (uint32_t *) BLSP2_AHB_CBCR,
231 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
232 .en_mask = BIT(15),
233
234 .c = {
235 .dbg_name = "gcc_blsp2_ahb_clk",
236 .ops = &clk_ops_vote,
237 },
238};
239
Amol Jadi29f95032012-06-22 12:52:54 -0700240/* USB Clocks */
241static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] =
242{
243 F(75000000, gpll0, 8, 0, 0),
244 F_END
245};
246
247static struct rcg_clk usb_hs_system_clk_src =
248{
249 .cmd_reg = (uint32_t *) USB_HS_SYSTEM_CMD_RCGR,
250 .cfg_reg = (uint32_t *) USB_HS_SYSTEM_CFG_RCGR,
251
252 .set_rate = clock_lib2_rcg_set_rate_hid,
253 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
254 .current_freq = &rcg_dummy_freq,
255
256 .c = {
257 .dbg_name = "usb_hs_system_clk",
258 .ops = &clk_ops_rcg,
259 },
260};
261
262static struct branch_clk gcc_usb_hs_system_clk =
263{
264 .cbcr_reg = (uint32_t *) USB_HS_SYSTEM_CBCR,
265 .parent = &usb_hs_system_clk_src.c,
266
267 .c = {
268 .dbg_name = "gcc_usb_hs_system_clk",
269 .ops = &clk_ops_branch,
270 },
271};
272
273static struct branch_clk gcc_usb_hs_ahb_clk =
274{
275 .cbcr_reg = (uint32_t *) USB_HS_AHB_CBCR,
276 .has_sibling = 1,
277
278 .c = {
279 .dbg_name = "gcc_usb_hs_ahb_clk",
280 .ops = &clk_ops_branch,
281 },
282};
283
Deepa Dinamani32bfad02012-11-02 12:15:05 -0700284/* CE Clocks */
285static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
286 F( 50000000, gpll0, 12, 0, 0),
287 F(100000000, gpll0, 6, 0, 0),
288 F_END
289};
290
291static struct rcg_clk ce2_clk_src = {
292 .cmd_reg = (uint32_t *) GCC_CE2_CMD_RCGR,
293 .cfg_reg = (uint32_t *) GCC_CE2_CFG_RCGR,
294 .set_rate = clock_lib2_rcg_set_rate_hid,
295 .freq_tbl = ftbl_gcc_ce2_clk,
296 .current_freq = &rcg_dummy_freq,
297
298 .c = {
299 .dbg_name = "ce2_clk_src",
300 .ops = &clk_ops_rcg,
301 },
302};
303
304static struct vote_clk gcc_ce2_clk = {
305 .cbcr_reg = (uint32_t *) GCC_CE2_CBCR,
306 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
307 .en_mask = BIT(2),
308
309 .c = {
310 .dbg_name = "gcc_ce2_clk",
311 .ops = &clk_ops_vote,
312 },
313};
314
315static struct vote_clk gcc_ce2_ahb_clk = {
316 .cbcr_reg = (uint32_t *) GCC_CE2_AHB_CBCR,
317 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
318 .en_mask = BIT(0),
319
320 .c = {
321 .dbg_name = "gcc_ce2_ahb_clk",
322 .ops = &clk_ops_vote,
323 },
324};
325
326static struct vote_clk gcc_ce2_axi_clk = {
327 .cbcr_reg = (uint32_t *) GCC_CE2_AXI_CBCR,
328 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
329 .en_mask = BIT(1),
330
331 .c = {
332 .dbg_name = "gcc_ce2_axi_clk",
333 .ops = &clk_ops_vote,
334 },
335};
Amol Jadi29f95032012-06-22 12:52:54 -0700336
sundarajan srinivasan6aaa50c2013-02-27 14:18:57 -0800337static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
338 F( 50000000, gpll0, 12, 0, 0),
339 F(100000000, gpll0, 6, 0, 0),
340 F_END
341};
342
343static struct rcg_clk ce1_clk_src = {
344 .cmd_reg = (uint32_t *) GCC_CE1_CMD_RCGR,
345 .cfg_reg = (uint32_t *) GCC_CE1_CFG_RCGR,
346 .set_rate = clock_lib2_rcg_set_rate_hid,
347 .freq_tbl = ftbl_gcc_ce1_clk,
348 .current_freq = &rcg_dummy_freq,
349
350 .c = {
351 .dbg_name = "ce1_clk_src",
352 .ops = &clk_ops_rcg,
353 },
354};
355
356static struct vote_clk gcc_ce1_clk = {
357 .cbcr_reg = (uint32_t *) GCC_CE1_CBCR,
358 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
359 .en_mask = BIT(5),
360
361 .c = {
362 .dbg_name = "gcc_ce1_clk",
363 .ops = &clk_ops_vote,
364 },
365};
366
367static struct vote_clk gcc_ce1_ahb_clk = {
368 .cbcr_reg = (uint32_t *) GCC_CE1_AHB_CBCR,
369 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
370 .en_mask = BIT(3),
371
372 .c = {
373 .dbg_name = "gcc_ce1_ahb_clk",
374 .ops = &clk_ops_vote,
375 },
376};
377
378static struct vote_clk gcc_ce1_axi_clk = {
379 .cbcr_reg = (uint32_t *) GCC_CE1_AXI_CBCR,
380 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
381 .en_mask = BIT(4),
382
383 .c = {
384 .dbg_name = "gcc_ce1_axi_clk",
385 .ops = &clk_ops_vote,
386 },
387};
388
389
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -0800390struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
391 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
392 .parent = &cxo_clk_src.c,
393
394 .c = {
395 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
396 .ops = &clk_ops_branch,
397 },
398};
399
Siddhartha Agrawalacdaf5b2013-01-22 18:14:53 -0800400/* Display clocks */
401static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
402 F_MM(19200000, cxo, 1, 0, 0),
403 F_END
404};
405
406static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
407 F_MM(19200000, cxo, 1, 0, 0),
408 F_MM(100000000, gpll0, 6, 0, 0),
409 F_END
410};
411
412static struct clk_freq_tbl ftbl_mdp_clk[] = {
413 F_MM( 75000000, gpll0, 8, 0, 0),
414 F_END
415};
416
417static struct rcg_clk dsi_esc0_clk_src = {
418 .cmd_reg = (uint32_t *) DSI_ESC0_CMD_RCGR,
419 .cfg_reg = (uint32_t *) DSI_ESC0_CFG_RCGR,
420 .set_rate = clock_lib2_rcg_set_rate_hid,
421 .freq_tbl = ftbl_mdss_esc0_1_clk,
422
423 .c = {
424 .dbg_name = "dsi_esc0_clk_src",
425 .ops = &clk_ops_rcg,
426 },
427};
428
429static struct rcg_clk mdp_axi_clk_src = {
430 .cmd_reg = (uint32_t *) MDP_AXI_CMD_RCGR,
431 .cfg_reg = (uint32_t *) MDP_AXI_CFG_RCGR,
432 .set_rate = clock_lib2_rcg_set_rate_hid,
433 .freq_tbl = ftbl_mmss_axi_clk,
434
435 .c = {
436 .dbg_name = "mdp_axi_clk_src",
437 .ops = &clk_ops_rcg,
438 },
439};
440
441static struct branch_clk mdss_esc0_clk = {
442 .cbcr_reg = (uint32_t *) DSI_ESC0_CBCR,
443 .parent = &dsi_esc0_clk_src.c,
444 .has_sibling = 0,
445
446 .c = {
447 .dbg_name = "mdss_esc0_clk",
448 .ops = &clk_ops_branch,
449 },
450};
451
452static struct branch_clk mdss_axi_clk = {
453 .cbcr_reg = (uint32_t *) MDP_AXI_CBCR,
454 .parent = &mdp_axi_clk_src.c,
455 .has_sibling = 0,
456
457 .c = {
458 .dbg_name = "mdss_axi_clk",
459 .ops = &clk_ops_branch,
460 },
461};
462
463static struct branch_clk mmss_mmssnoc_axi_clk = {
464 .cbcr_reg = (uint32_t *) MMSS_MMSSNOC_AXI_CBCR,
465 .parent = &mdp_axi_clk_src.c,
466 .has_sibling = 0,
467
468 .c = {
469 .dbg_name = "mmss_mmssnoc_axi_clk",
470 .ops = &clk_ops_branch,
471 },
472};
473
474static struct branch_clk mmss_s0_axi_clk = {
475 .cbcr_reg = (uint32_t *) MMSS_S0_AXI_CBCR,
476 .parent = &mdp_axi_clk_src.c,
477 .has_sibling = 0,
478
479 .c = {
480 .dbg_name = "mmss_s0_axi_clk",
481 .ops = &clk_ops_branch,
482 },
483};
484
485static struct branch_clk mdp_ahb_clk = {
486 .cbcr_reg = (uint32_t *) MDP_AHB_CBCR,
487 .has_sibling = 1,
488
489 .c = {
490 .dbg_name = "mdp_ahb_clk",
491 .ops = &clk_ops_branch,
492 },
493};
494
495static struct rcg_clk mdss_mdp_clk_src = {
496 .cmd_reg = (uint32_t *) MDP_CMD_RCGR,
497 .cfg_reg = (uint32_t *) MDP_CFG_RCGR,
498 .set_rate = clock_lib2_rcg_set_rate_hid,
499 .freq_tbl = ftbl_mdp_clk,
500 .current_freq = &rcg_dummy_freq,
501
502 .c = {
503 .dbg_name = "mdss_mdp_clk_src",
504 .ops = &clk_ops_rcg,
505 },
506};
507
508static struct branch_clk mdss_mdp_clk = {
509 .cbcr_reg = (uint32_t *) MDP_CBCR,
510 .parent = &mdss_mdp_clk_src.c,
511 .has_sibling = 1,
512
513 .c = {
514 .dbg_name = "mdss_mdp_clk",
515 .ops = &clk_ops_branch,
516 },
517};
518
519static struct branch_clk mdss_mdp_lut_clk = {
520 .cbcr_reg = MDP_LUT_CBCR,
521 .parent = &mdss_mdp_clk_src.c,
522 .has_sibling = 1,
523
524 .c = {
525 .dbg_name = "mdss_mdp_lut_clk",
526 .ops = &clk_ops_branch,
527 },
528};
529
Amol Jadi29f95032012-06-22 12:52:54 -0700530/* Clock lookup table */
531static struct clk_lookup msm_clocks_8974[] =
532{
533 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
534 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
535
Neeti Desaiac011272012-08-29 18:24:54 -0700536 CLK_LOOKUP("uart2_iface_clk", gcc_blsp1_ahb_clk.c),
537 CLK_LOOKUP("uart2_core_clk", gcc_blsp1_uart2_apps_clk.c),
Amol Jadi29f95032012-06-22 12:52:54 -0700538
539 CLK_LOOKUP("usb_iface_clk", gcc_usb_hs_ahb_clk.c),
540 CLK_LOOKUP("usb_core_clk", gcc_usb_hs_system_clk.c),
Deepa Dinamani32bfad02012-11-02 12:15:05 -0700541
542 CLK_LOOKUP("ce2_ahb_clk", gcc_ce2_ahb_clk.c),
543 CLK_LOOKUP("ce2_axi_clk", gcc_ce2_axi_clk.c),
544 CLK_LOOKUP("ce2_core_clk", gcc_ce2_clk.c),
545 CLK_LOOKUP("ce2_src_clk", ce2_clk_src.c),
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -0800546
sundarajan srinivasan6aaa50c2013-02-27 14:18:57 -0800547 CLK_LOOKUP("ce1_ahb_clk", gcc_ce1_ahb_clk.c),
548 CLK_LOOKUP("ce1_axi_clk", gcc_ce1_axi_clk.c),
549 CLK_LOOKUP("ce1_core_clk", gcc_ce1_clk.c),
550 CLK_LOOKUP("ce1_src_clk", ce1_clk_src.c),
551
552
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -0800553 CLK_LOOKUP("blsp2_ahb_clk", gcc_blsp2_ahb_clk.c),
554 CLK_LOOKUP("blsp2_qup5_i2c_apps_clk", gcc_blsp2_qup5_i2c_apps_clk.c),
Siddhartha Agrawalacdaf5b2013-01-22 18:14:53 -0800555
556 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
557 CLK_LOOKUP("mdss_esc0_clk", mdss_esc0_clk.c),
558 CLK_LOOKUP("mdss_axi_clk", mdss_axi_clk.c),
559 CLK_LOOKUP("mmss_mmssnoc_axi_clk", mmss_mmssnoc_axi_clk.c),
560 CLK_LOOKUP("mmss_s0_axi_clk", mmss_s0_axi_clk.c),
561 CLK_LOOKUP("mdss_mdp_clk_src", mdss_mdp_clk_src.c),
562 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
563 CLK_LOOKUP("mdss_mdp_lut_clk", mdss_mdp_lut_clk.c),
Amol Jadi29f95032012-06-22 12:52:54 -0700564};
565
566
567void platform_clock_init(void)
568{
569 clk_init(msm_clocks_8974, ARRAY_SIZE(msm_clocks_8974));
570}