blob: 95cb4d3c736c3f379fd8fc4cabb3c316c68b2860 [file] [log] [blame]
Terence Hampson711a9c22013-06-18 14:35:43 -04001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
42#define cxo_mm_source_val 0
43#define mmpll0_mm_source_val 1
44#define mmpll1_mm_source_val 2
45#define mmpll3_mm_source_val 3
46#define gpll0_mm_source_val 5
47
48struct clk_freq_tbl rcg_dummy_freq = F_END;
49
50
51/* Clock Operations */
52static struct clk_ops clk_ops_branch =
53{
54 .enable = clock_lib2_branch_clk_enable,
55 .disable = clock_lib2_branch_clk_disable,
56 .set_rate = clock_lib2_branch_set_rate,
57};
58
59static struct clk_ops clk_ops_rcg_mnd =
60{
61 .enable = clock_lib2_rcg_enable,
62 .set_rate = clock_lib2_rcg_set_rate,
63};
64
65static struct clk_ops clk_ops_rcg =
66{
67 .enable = clock_lib2_rcg_enable,
68 .set_rate = clock_lib2_rcg_set_rate,
69};
70
71static struct clk_ops clk_ops_cxo =
72{
73 .enable = cxo_clk_enable,
74 .disable = cxo_clk_disable,
75};
76
77static struct clk_ops clk_ops_pll_vote =
78{
79 .enable = pll_vote_clk_enable,
80 .disable = pll_vote_clk_disable,
81 .auto_off = pll_vote_clk_disable,
82 .is_enabled = pll_vote_clk_is_enabled,
83};
84
85static struct clk_ops clk_ops_vote =
86{
87 .enable = clock_lib2_vote_clk_enable,
88 .disable = clock_lib2_vote_clk_disable,
89};
90
Deepa Dinamanie1666ac2013-03-20 16:19:38 -070091/* Clock Sources */
92static struct fixed_clk cxo_clk_src =
93{
94 .c = {
95 .rate = 19200000,
96 .dbg_name = "cxo_clk_src",
97 .ops = &clk_ops_cxo,
98 },
99};
100
101static struct pll_vote_clk gpll0_clk_src =
102{
103 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
104 .en_mask = BIT(0),
105 .status_reg = (void *) GPLL0_STATUS,
106 .status_mask = BIT(17),
107 .parent = &cxo_clk_src.c,
108
109 .c = {
110 .rate = 600000000,
111 .dbg_name = "gpll0_clk_src",
112 .ops = &clk_ops_pll_vote,
113 },
114};
115
116/* SDCC Clocks */
117static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] =
118{
119 F( 144000, cxo, 16, 3, 25),
120 F( 400000, cxo, 12, 1, 4),
121 F( 20000000, gpll0, 15, 1, 2),
122 F( 25000000, gpll0, 12, 1, 2),
123 F( 50000000, gpll0, 12, 0, 0),
124 F(100000000, gpll0, 6, 0, 0),
125 F(200000000, gpll0, 3, 0, 0),
126 F_END
127};
128
129static struct rcg_clk sdcc1_apps_clk_src =
130{
131 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
132 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
133 .m_reg = (uint32_t *) SDCC1_M,
134 .n_reg = (uint32_t *) SDCC1_N,
135 .d_reg = (uint32_t *) SDCC1_D,
136
137 .set_rate = clock_lib2_rcg_set_rate_mnd,
138 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
139 .current_freq = &rcg_dummy_freq,
140
141 .c = {
142 .dbg_name = "sdc1_clk",
143 .ops = &clk_ops_rcg_mnd,
144 },
145};
146
147static struct branch_clk gcc_sdcc1_apps_clk =
148{
149 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
150 .parent = &sdcc1_apps_clk_src.c,
151
152 .c = {
153 .dbg_name = "gcc_sdcc1_apps_clk",
154 .ops = &clk_ops_branch,
155 },
156};
157
158static struct branch_clk gcc_sdcc1_ahb_clk =
159{
160 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
161 .has_sibling = 1,
162
163 .c = {
164 .dbg_name = "gcc_sdcc1_ahb_clk",
165 .ops = &clk_ops_branch,
166 },
167};
168
Channagoud Kadabi83208002013-05-09 15:50:45 -0700169/* SDCC2 clocks */
170
171static struct rcg_clk sdcc2_apps_clk_src =
172{
173 .cmd_reg = (uint32_t *) SDCC2_CMD_RCGR,
174 .cfg_reg = (uint32_t *) SDCC2_CFG_RCGR,
175 .m_reg = (uint32_t *) SDCC2_M,
176 .n_reg = (uint32_t *) SDCC2_N,
177 .d_reg = (uint32_t *) SDCC2_D,
178
179 .set_rate = clock_lib2_rcg_set_rate_mnd,
180 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
181 .current_freq = &rcg_dummy_freq,
182
183 .c = {
184 .dbg_name = "sdc2_clk",
185 .ops = &clk_ops_rcg_mnd,
186 },
187};
188
189static struct branch_clk gcc_sdcc2_apps_clk =
190{
191 .cbcr_reg = (uint32_t *) SDCC2_APPS_CBCR,
192 .parent = &sdcc2_apps_clk_src.c,
193
194 .c = {
195 .dbg_name = "gcc_sdcc2_apps_clk",
196 .ops = &clk_ops_branch,
197 },
198};
199
200static struct branch_clk gcc_sdcc2_ahb_clk =
201{
202 .cbcr_reg = (uint32_t *) SDCC2_AHB_CBCR,
203 .has_sibling = 1,
204
205 .c = {
206 .dbg_name = "gcc_sdcc2_ahb_clk",
207 .ops = &clk_ops_branch,
208 },
209};
210
Deepa Dinamanie1666ac2013-03-20 16:19:38 -0700211/* UART Clocks */
212static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
213{
214 F( 3686400, gpll0, 1, 96, 15625),
215 F( 7372800, gpll0, 1, 192, 15625),
216 F(14745600, gpll0, 1, 384, 15625),
217 F(16000000, gpll0, 5, 2, 15),
218 F(19200000, cxo, 1, 0, 0),
219 F(24000000, gpll0, 5, 1, 5),
220 F(32000000, gpll0, 1, 4, 75),
221 F(40000000, gpll0, 15, 0, 0),
222 F(46400000, gpll0, 1, 29, 375),
223 F(48000000, gpll0, 12.5, 0, 0),
224 F(51200000, gpll0, 1, 32, 375),
225 F(56000000, gpll0, 1, 7, 75),
226 F(58982400, gpll0, 1, 1536, 15625),
227 F(60000000, gpll0, 10, 0, 0),
228 F_END
229};
230
231static struct rcg_clk blsp1_uart2_apps_clk_src =
232{
233 .cmd_reg = (uint32_t *) BLSP1_UART2_APPS_CMD_RCGR,
234 .cfg_reg = (uint32_t *) BLSP1_UART2_APPS_CFG_RCGR,
235 .m_reg = (uint32_t *) BLSP1_UART2_APPS_M,
236 .n_reg = (uint32_t *) BLSP1_UART2_APPS_N,
237 .d_reg = (uint32_t *) BLSP1_UART2_APPS_D,
238
239 .set_rate = clock_lib2_rcg_set_rate_mnd,
240 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
241 .current_freq = &rcg_dummy_freq,
242
243 .c = {
244 .dbg_name = "blsp1_uart2_apps_clk",
245 .ops = &clk_ops_rcg_mnd,
246 },
247};
248
249static struct branch_clk gcc_blsp1_uart2_apps_clk =
250{
251 .cbcr_reg = (uint32_t *) BLSP1_UART2_APPS_CBCR,
252 .parent = &blsp1_uart2_apps_clk_src.c,
253
254 .c = {
255 .dbg_name = "gcc_blsp1_uart2_apps_clk",
256 .ops = &clk_ops_branch,
257 },
258};
259
260static struct vote_clk gcc_blsp1_ahb_clk = {
261 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
262 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
263 .en_mask = BIT(17),
264
265 .c = {
266 .dbg_name = "gcc_blsp1_ahb_clk",
267 .ops = &clk_ops_vote,
268 },
269};
270
271/* USB Clocks */
272static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] =
273{
274 F(75000000, gpll0, 8, 0, 0),
275 F_END
276};
277
278static struct rcg_clk usb_hs_system_clk_src =
279{
280 .cmd_reg = (uint32_t *) USB_HS_SYSTEM_CMD_RCGR,
281 .cfg_reg = (uint32_t *) USB_HS_SYSTEM_CFG_RCGR,
282
283 .set_rate = clock_lib2_rcg_set_rate_hid,
284 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
285 .current_freq = &rcg_dummy_freq,
286
287 .c = {
288 .dbg_name = "usb_hs_system_clk",
289 .ops = &clk_ops_rcg,
290 },
291};
292
293static struct branch_clk gcc_usb_hs_system_clk =
294{
295 .cbcr_reg = (uint32_t *) USB_HS_SYSTEM_CBCR,
296 .parent = &usb_hs_system_clk_src.c,
297
298 .c = {
299 .dbg_name = "gcc_usb_hs_system_clk",
300 .ops = &clk_ops_branch,
301 },
302};
303
304static struct branch_clk gcc_usb_hs_ahb_clk =
305{
306 .cbcr_reg = (uint32_t *) USB_HS_AHB_CBCR,
307 .has_sibling = 1,
308
309 .c = {
310 .dbg_name = "gcc_usb_hs_ahb_clk",
311 .ops = &clk_ops_branch,
312 },
313};
314
Terence Hampson711a9c22013-06-18 14:35:43 -0400315/* Diplay related clock LUT */
316static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
317 F_MM(19200000, cxo, 1, 0, 0),
318 F_MM(100000000, gpll0, 6, 0, 0),
319 F_END
320};
321
322static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
323 F_MM(19200000, cxo, 1, 0, 0),
324 F_END
325};
326
327static struct rcg_clk vsync_clk_src = {
328 .cmd_reg = (uint32_t *) VSYNC_CMD_RCGR,
329 .cfg_reg = (uint32_t *) VSYNC_CFG_RCGR,
330 .set_rate = clock_lib2_rcg_set_rate_hid,
331 .freq_tbl = ftbl_mdss_vsync_clk,
332 .c = {
333 .dbg_name = "vsync_clk_src",
334 .ops = &clk_ops_rcg,
335 },
336};
337
338static struct rcg_clk axi_clk_src = {
339 .cmd_reg = (uint32_t *) AXI_CMD_RCGR,
340 .cfg_reg = (uint32_t *) AXI_CFG_RCGR,
341 .set_rate = clock_lib2_rcg_set_rate_hid,
342 .freq_tbl = ftbl_mmss_axi_clk,
343 .c = {
344 .dbg_name = "axi_clk_src",
345 .ops = &clk_ops_rcg,
346 },
347};
348
349static struct branch_clk mdp_ahb_clk = {
350 .cbcr_reg = (uint32_t *) MDP_AHB_CBCR,
351 .has_sibling = 1,
352 .c = {
353 .dbg_name = "mdp_ahb_clk",
354 .ops = &clk_ops_branch,
355 },
356};
357
358static struct branch_clk mdp_axi_clk = {
359 .cbcr_reg = (uint32_t *) MDP_AXI_CBCR,
360 .parent = &axi_clk_src.c,
361 .c = {
362 .dbg_name = "mdp_axi_clk",
363 .ops = &clk_ops_branch,
364 },
365};
366
367static struct branch_clk mdp_dsi_clk = {
368 .cbcr_reg = (uint32_t *) MDP_DSI_CBCR,
369 .c = {
370 .dbg_name = "mdp_dsi_clk",
371 .ops = &clk_ops_branch,
372 },
373};
374
375static struct branch_clk mmss_mmssnoc_axi_clk = {
376 .cbcr_reg = (uint32_t *) MMSS_MMSSNOC_AXI_CBCR,
377 .parent = &axi_clk_src.c,
378 .c = {
379 .dbg_name = "mmss_mmssnoc_axi_clk",
380 .ops = &clk_ops_branch,
381 },
382};
383
384static struct branch_clk mmss_s0_axi_clk = {
385 .cbcr_reg = (uint32_t *) MMSS_S0_AXI_CBCR,
386 .parent = &axi_clk_src.c,
387 .c = {
388 .dbg_name = "mmss_s0_axi_clk",
389 .ops = &clk_ops_branch,
390 },
391};
392
393static struct branch_clk mdp_vsync_clk = {
394 .cbcr_reg = MDP_VSYNC_CBCR,
395 .parent = &vsync_clk_src.c,
396 .c = {
397 .dbg_name = "mdp_vsync_clk",
398 .ops = &clk_ops_branch,
399 },
400};
401
402static struct branch_clk mdp_lcdc_clk = {
403 .cbcr_reg = MDP_LCDC_CBCR,
404 .parent = &axi_clk_src.c,
405 .c = {
406 .dbg_name = "mdp_lcdc_clk",
407 .ops = &clk_ops_branch,
408 },
409};
410
411static struct branch_clk dsi_clk = {
412 .cbcr_reg = DSI_CBCR,
413 .c = {
414 .dbg_name = "dsi_clk",
415 .ops = &clk_ops_branch,
416 },
417};
418
419static struct branch_clk dsi_ahb_clk = {
420 .cbcr_reg = DSI_AHB_CBCR,
421 .has_sibling = 1,
422 .c = {
423 .dbg_name = "dsi_ahb_clk",
424 .ops = &clk_ops_branch,
425 },
426};
427
428static struct branch_clk dsi_byte_clk = {
429 .cbcr_reg = DSI_BYTE_CBCR,
430 .c = {
431 .dbg_name = "dsi_byte_clk",
432 .ops = &clk_ops_branch,
433 },
434};
435
436static struct branch_clk dsi_esc_clk = {
437 .cbcr_reg = DSI_ESC_CBCR,
438 .c = {
439 .dbg_name = "dsi_esc_clk",
440 .ops = &clk_ops_branch,
441 },
442};
443
444static struct branch_clk dsi_pclk_clk = {
445 .cbcr_reg = DSI_PCLK_CBCR,
446 .c = {
447 .dbg_name = "dsi_pclk_clk",
448 .ops = &clk_ops_branch,
449 },
450};
451
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -0800452/* Clock lookup table */
453static struct clk_lookup msm_clocks_8610[] =
454{
Deepa Dinamanie1666ac2013-03-20 16:19:38 -0700455 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
456 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
457
Channagoud Kadabi83208002013-05-09 15:50:45 -0700458 CLK_LOOKUP("sdc2_iface_clk", gcc_sdcc2_ahb_clk.c),
459 CLK_LOOKUP("sdc2_core_clk", gcc_sdcc2_apps_clk.c),
460
Deepa Dinamanie1666ac2013-03-20 16:19:38 -0700461 CLK_LOOKUP("uart2_iface_clk", gcc_blsp1_ahb_clk.c),
462 CLK_LOOKUP("uart2_core_clk", gcc_blsp1_uart2_apps_clk.c),
463
464 CLK_LOOKUP("usb_iface_clk", gcc_usb_hs_ahb_clk.c),
465 CLK_LOOKUP("usb_core_clk", gcc_usb_hs_system_clk.c),
Terence Hampson711a9c22013-06-18 14:35:43 -0400466
467 CLK_LOOKUP("axi_clk_src", axi_clk_src.c),
468 CLK_LOOKUP("mmss_mmssnoc_axi_clk", mmss_mmssnoc_axi_clk.c),
469 CLK_LOOKUP("mmss_s0_axi_clk", mmss_s0_axi_clk.c),
470 CLK_LOOKUP("mdp_axi_clk", mdp_axi_clk.c),
471 CLK_LOOKUP("mdp_dsi_clk", mdp_dsi_clk.c),
472 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c),
473 CLK_LOOKUP("mdp_lcdc_clk", mdp_lcdc_clk.c),
474 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
475
476 CLK_LOOKUP("dsi_clk", dsi_clk.c),
477 CLK_LOOKUP("dsi_ahb_clk", dsi_ahb_clk.c),
478 CLK_LOOKUP("dsi_byte_clk", dsi_byte_clk.c),
479 CLK_LOOKUP("dsi_esc_clk", dsi_esc_clk.c),
480 CLK_LOOKUP("dsi_pclk_clk", dsi_pclk_clk.c),
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -0800481};
482
483void platform_clock_init(void)
484{
485 clk_init(msm_clocks_8610, ARRAY_SIZE(msm_clocks_8610));
486}