blob: 976b5e3ab7d1d6e2ec826a6ee4aa95660521cad0 [file] [log] [blame]
Channagoud Kadabi74ed8352013-03-11 13:12:05 -07001/* Copyright (c) 2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef __PLATFORM_SDHCI_H_
30#define __PLATFORM_SDHCI_H_
31
32#include <reg.h>
33#include <bits.h>
Channagoud Kadabi89902512013-05-14 13:22:06 -070034#include <kernel/event.h>
Channagoud Kadabi74ed8352013-03-11 13:12:05 -070035
36/*
37 * Capabilities for the host controller
38 * These values are read from the capabilities
39 * register in the controller
40 */
41struct host_caps {
42 uint32_t base_clk_rate; /* Max clock rate supported */
43 uint32_t max_blk_len; /* Max block len supported */
44 uint8_t bus_width_8bit; /* 8 Bit mode supported */
45 uint8_t adma_support; /* Adma support */
46 uint8_t voltage; /* Supported voltage */
47 uint8_t sdr_support; /* Single Data rate */
48 uint8_t ddr_support; /* Dual Data rate */
49 uint8_t sdr50_support; /* UHS mode, with 100 MHZ clock */
50};
51
52/*
53 * sdhci host structure, holding information about host
54 * controller parameters
55 */
56struct sdhci_host {
57 uint32_t base; /* Base address for the host */
58 uint32_t cur_clk_rate; /* Running clock rate */
Channagoud Kadabi89902512013-05-14 13:22:06 -070059 event_t* sdhc_event; /* Event for power control irqs */
Channagoud Kadabi74ed8352013-03-11 13:12:05 -070060 struct host_caps caps; /* Host capabilities */
61};
62
63/*
64 * Data pointer to be read/written
65 */
66struct mmc_data {
67 void *data_ptr; /* Points to stream of data */
Channagoud Kadabi709ce1c2013-05-29 15:19:15 -070068 uint32_t blk_sz; /* Block size for the data */
Channagoud Kadabi74ed8352013-03-11 13:12:05 -070069 uint32_t num_blocks; /* num of blocks, each always of size SDHCI_MMC_BLK_SZ */
70};
71
72/*
73 * mmc command structure as per the spec
74 */
75struct mmc_command {
76 uint16_t cmd_index; /* Command index */
77 uint32_t argument; /* Command argument */
78 uint8_t data_present; /* Command has data */
79 uint8_t cmd_type; /* command type */
80 uint16_t resp_type; /* Response type of the command */
81 uint32_t resp[4]; /* 128 bit response value */
82 uint32_t trans_mode; /* Transfer mode, read/write */
83 uint32_t cmd_retry; /* Retry the command, if card is busy */
Channagoud Kadabi89902512013-05-14 13:22:06 -070084 uint32_t cmd23_support; /* If card supports cmd23 */
Channagoud Kadabi74ed8352013-03-11 13:12:05 -070085 struct mmc_data data; /* Data pointer */
86};
87
88/*
89 * Descriptor table for adma
90 */
91struct desc_entry {
92 uint16_t tran_att; /* Attribute for transfer data */
93 uint16_t len; /* Length of data */
Channagoud Kadabi2e233e72013-06-06 14:09:57 -070094 uint32_t addr; /* Address of the data */
Channagoud Kadabi74ed8352013-03-11 13:12:05 -070095};
96
97/*
98 * Command types for sdhci
99 */
100enum {
101 SDHCI_CMD_TYPE_NORMAL = 0,
102 SDHCI_CMD_TYPE_SUSPEND,
103 SDHCI_CMD_TYPE_RESUME,
104 SDHCI_CMD_TYPE_ABORT,
105} sdhci_cmd_type;
106
107/*
108 * Response type values for sdhci
109 */
110enum {
111 SDHCI_CMD_RESP_NONE = 0,
112 SDHCI_CMD_RESP_136,
113 SDHCI_CMD_RESP_48,
114 SDHCI_CMD_RESP_48_BUSY,
115} sdhci_resp_type;
116
117
118/*
119 * Helper macros for writing byte, word & long registers
120 */
121#define REG_READ8(host, a) readb(host->base + a);
122#define REG_WRITE8(host, v, a) writeb(v, (host->base + a))
123
124#define REG_READ32(host, a) readl(host->base + a)
125#define REG_WRITE32(host, v, a) writel(v, (host->base + a))
126
127#define REG_READ16(host, a) readhw(host->base + a)
128#define REG_WRITE16(host, v, a) writehw(v, (host->base + a))
129
130/*
131 * SDHCI registers, as per the host controller spec v 3.0
132 */
133#define SDHCI_ARG2_REG (0x000)
134#define SDHCI_BLKSZ_REG (0x004)
135#define SDHCI_BLK_CNT_REG (0x006)
136#define SDHCI_ARGUMENT_REG (0x008)
137#define SDHCI_TRANS_MODE_REG (0x00C)
138#define SDHCI_CMD_REG (0x00E)
139#define SDHCI_RESP_REG (0x010)
140#define SDHCI_PRESENT_STATE_REG (0x024)
141#define SDHCI_HOST_CTRL1_REG (0x028)
142#define SDHCI_PWR_CTRL_REG (0x029)
143#define SDHCI_CLK_CTRL_REG (0x02C)
144#define SDHCI_TIMEOUT_REG (0x02E)
145#define SDHCI_RESET_REG (0x02F)
146#define SDHCI_NRML_INT_STS_REG (0x030)
147#define SDHCI_ERR_INT_STS_REG (0x032)
148#define SDHCI_NRML_INT_STS_EN_REG (0x034)
149#define SDHCI_ERR_INT_STS_EN_REG (0x036)
150#define SDHCI_NRML_INT_SIG_EN_REG (0x038)
151#define SDHCI_ERR_INT_SIG_EN_REG (0x03A)
152#define SDHCI_HOST_CTRL2_REG (0x03E)
153#define SDHCI_CAPS_REG1 (0x040)
154#define SDHCI_CAPS_REG2 (0x044)
155#define SDHCI_ADM_ADDR_REG (0x058)
156
157/*
158 * Helper macros for register writes
159 */
160#define SDHCI_SOFT_RESET BIT(0)
161#define SOFT_RESET_CMD BIT(1)
162#define SOFT_RESET_DATA BIT(2)
Channagoud Kadabi7ad70ea2013-08-08 13:51:04 -0700163#define SDHCI_RESET_MAX_TIMEOUT 0x64
Channagoud Kadabi74ed8352013-03-11 13:12:05 -0700164#define SDHCI_1_8_VOL_SET BIT(3)
165
166/*
167 * Interrupt related
168 */
169#define SDHCI_NRML_INT_STS_EN 0x000B
170#define SDHCI_ERR_INT_STS_EN 0xFFFF
171#define SDHCI_NRML_INT_SIG_EN 0x000B
172#define SDHCI_ERR_INT_SIG_EN 0xFFFF
173
174#define SDCC_HC_INT_CARD_REMOVE BIT(7)
175#define SDCC_HC_INT_CARD_INSERT BIT(6)
176
177/*
178 * HC mode enable/disable
179 */
180#define SDHCI_HC_MODE_EN BIT(0)
181#define SDHCI_HC_MODE_DIS (0 << 1)
182
183/*
184 * Clk control related
185 */
186#define SDHCI_CLK_MAX_DIV 2046
187#define SDHCI_SDCLK_FREQ_SEL 8
188#define SDHCI_SDCLK_UP_BIT_SEL 6
189#define SDHCI_SDCLK_FREQ_MASK 0xFF
190#define SDHC_SDCLK_UP_BIT_MASK 0x300
191#define SDHCI_INT_CLK_EN BIT(0)
192#define SDHCI_CLK_STABLE_MASK BIT(1)
193#define SDHCI_CLK_STABLE BIT(1)
194#define SDHCI_CLK_EN BIT(2)
195#define SDHCI_CLK_DIS (0 << 2)
196#define SDHCI_CLK_RATE_MASK 0x0000FF00
197#define SDHCI_CLK_RATE_BIT 8
198
199#define SDHCI_CMD_ACT BIT(0)
200#define SDHCI_DAT_ACT BIT(1)
201
202/*
203 * Bus voltage related macros
204 */
205#define SDHCI_BUS_VOL_SEL 1
206#define SDHCI_BUS_PWR_EN BIT(0)
207#define SDHCI_VOL_1_8 5
208#define SDHCI_VOL_3_0 6
209#define SDHCI_VOL_3_3 7
210#define SDHCI_3_3_VOL_MASK 0x01000000
211#define SDHCI_3_0_VOL_MASK 0x02000000
212#define SDHCI_1_8_VOL_MASK 0x04000000
213
214/*
215 * Bus width related macros
216 */
217#define SDHCI_8BIT_WIDTH_MASK 0x00040000
218
219#define SDHCI_BUS_WITDH_1BIT (0)
220#define SDHCI_BUS_WITDH_4BIT BIT(1)
221#define SDHCI_BUS_WITDH_8BIT BIT(5)
222
223/*
224 * Adma related macros
225 */
226#define SDHCI_BLK_LEN_MASK 0x00030000
227#define SDHCI_BLK_LEN_BIT 16
228#define SDHCI_BLK_ADMA_MASK 0x00080000
229#define SDHCI_INT_STS_TRANS_COMPLETE BIT(1)
230#define SDHCI_STATE_CMD_DAT_MASK 0x0003
231#define SDHCI_INT_STS_CMD_COMPLETE BIT(0)
232#define SDHCI_ERR_INT_STAT_MASK 0x8000
233#define SDHCI_ADMA_DESC_LINE_SZ 65536
234#define SDHCI_ADMA_MAX_TRANS_SZ (65535 * 512)
235#define SDHCI_ADMA_TRANS_VALID BIT(0)
236#define SDHCI_ADMA_TRANS_END BIT(1)
237#define SDHCI_ADMA_TRANS_DATA BIT(5)
238#define SDHCI_MMC_BLK_SZ 512
239#define SDHCI_MMC_CUR_BLK_CNT_BIT 16
240#define SDHCI_MMC_BLK_SZ_BIT 0
241#define SDHCI_TRANS_MULTI BIT(5)
242#define SDHCI_TRANS_SINGLE (0 << 5)
243#define SDHCI_BLK_CNT_EN BIT(1)
244#define SDHCI_DMA_EN BIT(0)
245#define SDHCI_AUTO_CMD23_EN BIT(3)
Channagoud Kadabi89902512013-05-14 13:22:06 -0700246#define SDHCI_AUTO_CMD12_EN BIT(2)
Channagoud Kadabi74ed8352013-03-11 13:12:05 -0700247#define SDHCI_ADMA_32BIT BIT(4)
248
249/*
250 * Command related macros
251 */
252#define SDHCI_CMD_RESP_TYPE_SEL_BIT 0
253#define SDHCI_CMD_CRC_CHECK_BIT 3
254#define SDHCI_CMD_IDX_CHECK_BIT 4
255#define SDHCI_CMD_DATA_PRESENT_BIT 5
256#define SDHCI_CMD_CMD_TYPE_BIT 6
257#define SDHCI_CMD_CMD_IDX_BIT 8
258#define SDHCI_CMD_TIMEOUT_MASK BIT(0)
259#define SDHCI_CMD_CRC_MASK BIT(1)
260#define SDHCI_CMD_END_BIT_MASK BIT(2)
261#define SDHCI_CMD_IDX_MASK BIT(3)
262#define SDHCI_DAT_TIMEOUT_MASK BIT(4)
263#define SDHCI_DAT_CRC_MASK BIT(5)
264#define SDHCI_DAT_END_BIT_MASK BIT(6)
265#define SDHCI_CUR_LIM_MASK BIT(7)
266#define SDHCI_AUTO_CMD12_MASK BIT(8)
267#define SDHCI_ADMA_MASK BIT(9)
268#define SDHCI_READ_MODE BIT(4)
269#define SDHCI_SWITCH_CMD 6
Channagoud Kadabi131b7172013-06-18 16:23:49 -0700270#define SDHCI_CMD_TIMEOUT 0xF
Channagoud Kadabi74ed8352013-03-11 13:12:05 -0700271#define SDHCI_MAX_CMD_RETRY 10000
272#define SDHCI_MAX_TRANS_RETRY 100000
273
274#define SDHCI_PREP_CMD(c, f) ((((c) & 0xff) << 8) | ((f) & 0xff))
275
276/*
277 * command response related
278 */
279#define SDHCI_RESP_LSHIFT 8
280#define SDHCI_RESP_RSHIFT 24
281
282/*
283 * Power control relatd macros
284 */
Channagoud Kadabi74ed8352013-03-11 13:12:05 -0700285#define SDCC_HC_PWR_CTRL_INT 0xF
286#define SDCC_HC_BUS_ON BIT(0)
287#define SDCC_HC_BUS_OFF BIT(1)
288#define SDCC_HC_BUS_ON_OFF_SUCC BIT(0)
289#define SDCC_HC_IO_SIG_LOW BIT(2)
290#define SDCC_HC_IO_SIG_HIGH BIT(3)
291#define SDCC_HC_IO_SIG_SUCC BIT(2)
292
293/*
294 * Command response
295 */
296#define SDHCI_CMD_RESP_NONE 0
297#define SDHCI_CMD_RESP_R1 BIT(0)
298#define SDHCI_CMD_RESP_R1B BIT(1)
299#define SDHCI_CMD_RESP_R2 BIT(2)
300#define SDHCI_CMD_RESP_R3 BIT(3)
301#define SDHCI_CMD_RESP_R6 BIT(6)
302#define SDHCI_CMD_RESP_R7 BIT(7)
303
304/*
305 * Clock Divider values
306 */
307#define SDHCI_CLK_400KHZ 400000
308#define SDHCI_CLK_25MHZ 25000000
309#define SDHCI_CLK_50MHZ 50000000
310#define SDHCI_CLK_100MHZ 100000000
311#define SDHCI_CLK_200MHZ 200000000
312
313/* DDR mode related macros */
314#define SDHCI_DDR_MODE_EN 0x0004
315#define SDHCI_DDR_MODE_MASK BIT(2)
316
317/* HS200/SDR50 mode related macros */
318#define SDHCI_SDR50_MODE_MASK BIT(0)
319#define SDHCI_SDR50_MODE_EN 0x0002
320
321/*
322 * APIs and macros exposed for mmc/sd drivers
323 */
324#define SDHCI_MMC_WRITE 0
325#define SDHCI_MMC_READ 1
326
327#define DATA_BUS_WIDTH_1BIT 0
328#define DATA_BUS_WIDTH_4BIT 1
329#define DATA_BUS_WIDTH_8BIT 2
330#define DATA_DDR_BUS_WIDTH_4BIT 5
331#define DATA_DDR_BUS_WIDTH_8BIT 6
332
333/* API: to initialize the controller */
334void sdhci_init(struct sdhci_host *);
335/* API: Send the command & transfer data using adma */
336uint32_t sdhci_send_command(struct sdhci_host *, struct mmc_command *);
337/* API: Set the bus width for the contoller */
338uint8_t sdhci_set_bus_width(struct sdhci_host *, uint16_t);
339/* API: Clock supply for the controller */
340uint32_t sdhci_clk_supply(struct sdhci_host *, uint32_t);
341/* API: Enable DDR mode */
342void sdhci_set_ddr_mode(struct sdhci_host *);
343/* API: To enable SDR mode */
344void sdhci_set_sdr_mode(struct sdhci_host *);
345#endif