blob: bf386c48fb8b69862e789883dcf4dcc8957ad264 [file] [log] [blame]
Bikas Gurungd1aa5902010-10-01 23:45:33 -07001/* Copyright (c) 2010, Code Aurora Forum. All rights reserved.
2
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of Code Aurora Forum, Inc. nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef __UART_DM_H__
30#define __UART_DM_H__
31
32#define MSM_BOOT_UART_DM_EXTR_BITS(value, start_pos, end_pos) \
33 ((value << (32 - end_pos))\
34 >> (32 - (end_pos - start_pos)))
35
36/* GPIO pins - 2 wire using UART2 */
37#define MSM_BOOT_UART_DM_RX_GPIO 117
38#define MSM_BOOT_UART_DM_TX_GPIO 118
39
40
41/* UART Parity Mode */
42enum MSM_BOOT_UART_DM_PARITY_MODE
43{
44 MSM_BOOT_UART_DM_NO_PARITY,
45 MSM_BOOT_UART_DM_ODD_PARITY,
46 MSM_BOOT_UART_DM_EVEN_PARITY,
47 MSM_BOOT_UART_DM_SPACE_PARITY
48};
49
50/* UART Stop Bit Length */
51enum MSM_BOOT_UART_DM_STOP_BIT_LEN
52{
53 MSM_BOOT_UART_DM_SBL_9_16,
54 MSM_BOOT_UART_DM_SBL_1,
55 MSM_BOOT_UART_DM_SBL_1_9_16,
56 MSM_BOOT_UART_DM_SBL_2
57};
58
59/* UART Bits per Char */
60enum MSM_BOOT_UART_DM_BITS_PER_CHAR
61{
62 MSM_BOOT_UART_DM_5_BPS,
63 MSM_BOOT_UART_DM_6_BPS,
64 MSM_BOOT_UART_DM_7_BPS,
65 MSM_BOOT_UART_DM_8_BPS
66};
67
68/* 8-N-1 Configuration */
69#define MSM_BOOT_UART_DM_8_N_1_MODE (MSM_BOOT_UART_DM_NO_PARITY | \
70 (MSM_BOOT_UART_DM_SBL_1 << 2) | \
71 (MSM_BOOT_UART_DM_8_BPS << 4))
72
73/* CSR is used to further divide fundamental frequency.
74 * Using EE we are dividing gsbi_uart_clk by 2 so as to get
75 * 115.2k bit rate for fundamental frequency of 3.6864 MHz */
76#define MSM_BOOT_UART_DM_RX_TX_BIT_RATE 0xEE
77
78/*
79 * Define Macros for GSBI and UARTDM Registers
80 */
81
82/* Clocks */
83
84#define MSM_BOOT_CLK_CTL_BASE 0x00900000
85
86#define MSM_BOOT_PLL_ENABLE_SC0 (MSM_BOOT_CLK_CTL_BASE + 0x34C0)
87
88#define MSM_BOOT_PLL8_STATUS (MSM_BOOT_CLK_CTL_BASE + 0x3158)
89
90#define MSM_BOOT_GSBIn_HCLK_CTL(n) (MSM_BOOT_CLK_CTL_BASE + 0x29A0 +\
91 ( 32 * n ))
92
93#define MSM_BOOT_GSBIn_UART_APPS_MD(n) (MSM_BOOT_CLK_CTL_BASE + 0x29B0 +\
94 ( 32 * n))
95
96#define MSM_BOOT_GSBIn_UART_APPS_NS(n) (MSM_BOOT_CLK_CTL_BASE + 0x29B4 +\
97 (32 * n))
98
99#define MSM_BOOT_UART_DM_GSBI_HCLK_CTL MSM_BOOT_GSBIn_HCLK_CTL(12)
100
101#define MSM_BOOT_UART_DM_APPS_MD MSM_BOOT_GSBIn_UART_APPS_MD(12)
102
103#define MSM_BOOT_UART_DM_APPS_NS MSM_BOOT_GSBIn_UART_APPS_NS(12)
104
105
106/* Using GSBI12 for UART */
107#define MSM_BOOT_GSBI_BASE 0x19C00000
108
109#define MSM_BOOT_GSBI_CTRL_REG MSM_BOOT_GSBI_BASE
110
111#define MSM_BOOT_UART_DM_BASE (MSM_BOOT_GSBI_BASE+0x40000)
112
113#define MSM_BOOT_UART_DM_REG(offset) (MSM_BOOT_UART_DM_BASE + offset)
114
115/* UART Operational Mode Register */
116#define MSM_BOOT_UART_DM_MR1 MSM_BOOT_UART_DM_REG(0x0000)
117#define MSM_BOOT_UART_DM_MR2 MSM_BOOT_UART_DM_REG(0x0004)
118#define MSM_BOOT_UART_DM_RXBRK_ZERO_CHAR_OFF (1 << 8)
119#define MSM_BOOT_UART_DM_LOOPBACK (1 << 7)
120
121/* UART Clock Selection Register */
122#define MSM_BOOT_UART_DM_CSR MSM_BOOT_UART_DM_REG(0x0008)
123
124/* UART DM TX FIFO Registers - 4 */
125#define MSM_BOOT_UART_DM_TF(x) MSM_BOOT_UART_DM_REG(0x0070+(4*x))
126
127/* UART Command Register */
128#define MSM_BOOT_UART_DM_CR MSM_BOOT_UART_DM_REG(0x0010)
129#define MSM_BOOT_UART_DM_CR_RX_ENABLE (1 << 0)
130#define MSM_BOOT_UART_DM_CR_RX_DISABLE (1 << 1)
131#define MSM_BOOT_UART_DM_CR_TX_ENABLE (1 << 2)
132#define MSM_BOOT_UART_DM_CR_TX_DISABLE (1 << 3)
133
134/* UART Channel Command */
135#define MSM_BOOT_UART_DM_CR_CH_CMD_LSB(x) ((x & 0x0f) << 4)
136#define MSM_BOOT_UART_DM_CR_CH_CMD_MSB(x) ((x >> 4 ) << 11 )
137#define MSM_BOOT_UART_DM_CR_CH_CMD(x) (MSM_BOOT_UART_DM_CR_CH_CMD_LSB(x) | \
138 MSM_BOOT_UART_DM_CR_CH_CMD_MSB(x))
139#define MSM_BOOT_UART_DM_CMD_NULL MSM_BOOT_UART_DM_CR_CH_CMD(0)
140#define MSM_BOOT_UART_DM_CMD_RESET_RX MSM_BOOT_UART_DM_CR_CH_CMD(1)
141#define MSM_BOOT_UART_DM_CMD_RESET_TX MSM_BOOT_UART_DM_CR_CH_CMD(2)
142#define MSM_BOOT_UART_DM_CMD_RESET_ERR_STAT MSM_BOOT_UART_DM_CR_CH_CMD(3)
143#define MSM_BOOT_UART_DM_CMD_RES_BRK_CHG_INT MSM_BOOT_UART_DM_CR_CH_CMD(4)
144#define MSM_BOOT_UART_DM_CMD_START_BRK MSM_BOOT_UART_DM_CR_CH_CMD(5)
145#define MSM_BOOT_UART_DM_CMD_STOP_BRK MSM_BOOT_UART_DM_CR_CH_CMD(6)
146#define MSM_BOOT_UART_DM_CMD_RES_CTS_N MSM_BOOT_UART_DM_CR_CH_CMD(7)
147#define MSM_BOOT_UART_DM_CMD_RES_STALE_INT MSM_BOOT_UART_DM_CR_CH_CMD(8)
148#define MSM_BOOT_UART_DM_CMD_PACKET_MODE MSM_BOOT_UART_DM_CR_CH_CMD(9)
149#define MSM_BOOT_UART_DM_CMD_MODE_RESET MSM_BOOT_UART_DM_CR_CH_CMD(C)
150#define MSM_BOOT_UART_DM_CMD_SET_RFR_N MSM_BOOT_UART_DM_CR_CH_CMD(D)
151#define MSM_BOOT_UART_DM_CMD_RES_RFR_N MSM_BOOT_UART_DM_CR_CH_CMD(E)
152#define MSM_BOOT_UART_DM_CMD_RES_TX_ERR MSM_BOOT_UART_DM_CR_CH_CMD(10)
153#define MSM_BOOT_UART_DM_CMD_CLR_TX_DONE MSM_BOOT_UART_DM_CR_CH_CMD(11)
154#define MSM_BOOT_UART_DM_CMD_RES_BRKSTRT_INT MSM_BOOT_UART_DM_CR_CH_CMD(12)
155#define MSM_BOOT_UART_DM_CMD_RES_BRKEND_INT MSM_BOOT_UART_DM_CR_CH_CMD(13)
156#define MSM_BOOT_UART_DM_CMD_RES_PER_FRM_INT MSM_BOOT_UART_DM_CR_CH_CMD(14)
157
158/*UART General Command */
159#define MSM_BOOT_UART_DM_CR_GENERAL_CMD(x) ((x) << 8)
160
161#define MSM_BOOT_UART_DM_GCMD_NULL MSM_BOOT_UART_DM_CR_GENERAL_CMD(0)
162#define MSM_BOOT_UART_DM_GCMD_CR_PROT_EN MSM_BOOT_UART_DM_CR_GENERAL_CMD(1)
163#define MSM_BOOT_UART_DM_GCMD_CR_PROT_DIS MSM_BOOT_UART_DM_CR_GENERAL_CMD(2)
164#define MSM_BOOT_UART_DM_GCMD_RES_TX_RDY_INT MSM_BOOT_UART_DM_CR_GENERAL_CMD(3)
165#define MSM_BOOT_UART_DM_GCMD_SW_FORCE_STALE MSM_BOOT_UART_DM_CR_GENERAL_CMD(4)
166#define MSM_BOOT_UART_DM_GCMD_ENA_STALE_EVT MSM_BOOT_UART_DM_CR_GENERAL_CMD(5)
167#define MSM_BOOT_UART_DM_GCMD_DIS_STALE_EVT MSM_BOOT_UART_DM_CR_GENERAL_CMD(6)
168
169/* UART Interrupt Mask Register */
170#define MSM_BOOT_UART_DM_IMR MSM_BOOT_UART_DM_REG(0x0014)
171#define MSM_BOOT_UART_DM_TXLEV (1 << 0)
172#define MSM_BOOT_UART_DM_RXHUNT (1 << 1)
173#define MSM_BOOT_UART_DM_RXBRK_CHNG (1 << 2)
174#define MSM_BOOT_UART_DM_RXSTALE (1 << 3)
175#define MSM_BOOT_UART_DM_RXLEV (1 << 4)
176#define MSM_BOOT_UART_DM_DELTA_CTS (1 << 5)
177#define MSM_BOOT_UART_DM_CURRENT_CTS (1 << 6)
178#define MSM_BOOT_UART_DM_TX_READY (1 << 7)
179#define MSM_BOOT_UART_DM_TX_ERROR (1 << 8)
180#define MSM_BOOT_UART_DM_TX_DONE (1 << 9)
181#define MSM_BOOT_UART_DM_RXBREAK_START (1 << 10)
182#define MSM_BOOT_UART_DM_RXBREAK_END (1 << 11)
183#define MSM_BOOT_UART_DM_PAR_FRAME_ERR_IRQ (1 << 12)
184
185#define MSM_BOOT_UART_DM_IMR_ENABLED (MSM_BOOT_UART_DM_TX_READY | \
186 MSM_BOOT_UART_DM_TXLEV | \
187 MSM_BOOT_UART_DM_RXLEV | \
188 MSM_BOOT_UART_DM_RXSTALE)
189
190/* UART Interrupt Programming Register */
191#define MSM_BOOT_UART_DM_IPR MSM_BOOT_UART_DM_REG(0x0018)
192#define MSM_BOOT_UART_DM_STALE_TIMEOUT_LSB 0x0f
193#define MSM_BOOT_UART_DM_STALE_TIMEOUT_MSB 0 /* Not used currently */
194
195/* UART Transmit/Receive FIFO Watermark Register */
196#define MSM_BOOT_UART_DM_TFWR MSM_BOOT_UART_DM_REG(0x001C)
197/* Interrupt is generated when FIFO level is less than or equal to this value */
198#define MSM_BOOT_UART_DM_TFW_VALUE 0
199
200#define MSM_BOOT_UART_DM_RFWR MSM_BOOT_UART_DM_REG(0x0020)
201/*Interrupt generated when no of words in RX FIFO is greater than this value */
202#define MSM_BOOT_UART_DM_RFW_VALUE 0
203
204/* UART Hunt Character Register */
205#define MSM_BOOT_UART_DM_HCR MSM_BOOT_UART_DM_REG(0x0024)
206
207/* Used for RX transfer initialization */
208#define MSM_BOOT_UART_DM_DMRX MSM_BOOT_UART_DM_REG(0x0034)
209
210/* Default DMRX value - any value bigger than FIFO size would be fine */
211#define MSM_BOOT_UART_DM_DMRX_DEF_VALUE 0x220
212
213/* Register to enable IRDA function */
214#define MSM_BOOT_UART_DM_IRDA MSM_BOOT_UART_DM_REG(0x0038)
215
216/* UART Data Mover Enable Register */
217#define MSM_BOOT_UART_DM_DMEN MSM_BOOT_UART_DM_REG(0x003C)
218
219/* Number of characters for Transmission */
220#define MSM_BOOT_UART_DM_NO_CHARS_FOR_TX MSM_BOOT_UART_DM_REG(0x0040)
221
222/* UART RX FIFO Base Address */
223#define MSM_BOOT_UART_DM_BADR MSM_BOOT_UART_DM_REG(0x0044)
224
225/* UART Status Register */
226#define MSM_BOOT_UART_DM_SR MSM_BOOT_UART_DM_REG(0x0008)
227#define MSM_BOOT_UART_DM_SR_RXRDY (1 << 0)
228#define MSM_BOOT_UART_DM_SR_RXFULL (1 << 1)
229#define MSM_BOOT_UART_DM_SR_TXRDY (1 << 2)
230#define MSM_BOOT_UART_DM_SR_TXEMT (1 << 3)
231#define MSM_BOOT_UART_DM_SR_UART_OVERRUN (1 << 4)
232#define MSM_BOOT_UART_DM_SR_PAR_FRAME_ERR (1 << 5)
233#define MSM_BOOT_UART_DM_RX_BREAK (1 << 6)
234#define MSM_BOOT_UART_DM_HUNT_CHAR (1 << 7)
235#define MSM_BOOT_UART_DM_RX_BRK_START_LAST (1 << 8)
236
237/* UART Receive FIFO Registers - 4 in numbers */
238#define MSM_BOOT_UART_DM_RF(x) MSM_BOOT_UART_DM_REG(0x0070+(4*x))
239
240/* UART Masked Interrupt Status Register */
241#define MSM_BOOT_UART_DM_MISR MSM_BOOT_UART_DM_REG(0x0010)
242
243/* UART Interrupt Status Register */
244#define MSM_BOOT_UART_DM_ISR MSM_BOOT_UART_DM_REG(0x0014)
245
246/* Number of characters received since the end of last RX transfer */
247#define MSM_BOOT_UART_DM_RX_TOTAL_SNAP MSM_BOOT_UART_DM_REG(0x0038)
248
249/* UART TX FIFO Status Register */
250#define MSM_BOOT_UART_DM_TXFS MSM_BOOT_UART_DM_REG(0x004C)
251#define MSM_BOOT_UART_DM_TXFS_STATE_LSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,0,6)
252#define MSM_BOOT_UART_DM_TXFS_STATE_MSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,14,31)
253#define MSM_BOOT_UART_DM_TXFS_BUF_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,7,9)
254#define MSM_BOOT_UART_DM_TXFS_ASYNC_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,10,13)
255
256/* UART RX FIFO Status Register */
257#define MSM_BOOT_UART_DM_RXFS MSM_BOOT_UART_DM_REG(0x0050)
258#define MSM_BOOT_UART_DM_RXFS_STATE_LSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,0,6)
259#define MSM_BOOT_UART_DM_RXFS_STATE_MSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,14,31)
260#define MSM_BOOT_UART_DM_RXFS_BUF_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,7,9)
261#define MSM_BOOT_UART_DM_RXFS_ASYNC_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,10,13)
262
263
264
265/* Macros for Common Errors */
266#define MSM_BOOT_UART_DM_E_SUCCESS 0
267#define MSM_BOOT_UART_DM_E_FAILURE 1
268#define MSM_BOOT_UART_DM_E_TIMEOUT 2
269#define MSM_BOOT_UART_DM_E_INVAL 3
270#define MSM_BOOT_UART_DM_E_MALLOC_FAIL 4
271#define MSM_BOOT_UART_DM_E_RX_NOT_READY 5
272
273#endif /* __UART_DM_H__*/