blob: ac409331b7784f92cdea1a82163e751eb2815ed1 [file] [log] [blame]
Aparna Mallavarapuca676882015-01-19 20:39:06 +05301/* Copyright (c) 2015, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef _PLATFORM_MSM8952_IOMAP_H_
30#define _PLATFORM_MSM8952_IOMAP_H_
31
32#define MSM_IOMAP_BASE 0x00000000
33#define MSM_IOMAP_END 0x08000000
34
35#define SDRAM_START_ADDR 0x80000000
36
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +053037#define DDR_START get_ddr_start()
38#define ABOOT_FORCE_KERNEL_ADDR DDR_START + 0x8000
39#define ABOOT_FORCE_KERNEL64_ADDR DDR_START + 0x80000
40#define ABOOT_FORCE_RAMDISK_ADDR DDR_START + 0x2000000
41#define ABOOT_FORCE_TAGS_ADDR DDR_START + 0x1E00000
42
Aparna Mallavarapuca676882015-01-19 20:39:06 +053043#define MSM_SHARED_BASE 0x86300000
44#define MSM_SHARED_IMEM_BASE 0x08600000
45
46#define BS_INFO_OFFSET (0x6B0)
47#define BS_INFO_ADDR (MSM_SHARED_IMEM_BASE + BS_INFO_OFFSET)
48
49#define RESTART_REASON_ADDR (MSM_SHARED_IMEM_BASE + 0x65C)
50
51#define APPS_SS_BASE 0x0B000000
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +053052#define APPS_SS_END 0x0B200000
Aparna Mallavarapuca676882015-01-19 20:39:06 +053053
54#define MSM_GIC_DIST_BASE APPS_SS_BASE
55#define MSM_GIC_CPU_BASE (APPS_SS_BASE + 0x2000)
56#define APPS_APCS_QTMR_AC_BASE (APPS_SS_BASE + 0x00020000)
57#define APPS_APCS_F0_QTMR_V1_BASE (APPS_SS_BASE + 0x00021000)
58#define QTMR_BASE APPS_APCS_F0_QTMR_V1_BASE
59
60#define PERIPH_SS_BASE 0x07800000
61
62#define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000)
63#define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x00064000)
64
65#define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x000AF000)
66#define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x000B0000)
67#define MSM_USB_BASE (PERIPH_SS_BASE + 0x000DB000)
68
69#define CLK_CTL_BASE 0x1800000
70
71#define SPMI_BASE 0x02000000
72#define SPMI_GENI_BASE (SPMI_BASE + 0xA000)
73#define SPMI_PIC_BASE (SPMI_BASE + 0x01800000)
74#define PMIC_ARB_CORE 0x200F000
75
76#define TLMM_BASE_ADDR 0x1000000
77#define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + (x)*0x1000)
78#define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x00000004 + (x)*0x1000)
79
80#define MPM2_MPM_CTRL_BASE 0x004A0000
81#define MPM2_MPM_PS_HOLD 0x004AB000
82#define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0x004A3000
83
84/* CRYPTO ENGINE */
85#define MSM_CE1_BASE 0x073A000
86#define MSM_CE1_BAM_BASE 0x0704000
87
88
89/* GPLL */
90#define GPLL0_STATUS (CLK_CTL_BASE + 0x2101C)
91#define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x45000)
92#define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x45004)
93
94/* SDCC */
95#define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x10A000)
96#define SDCC1_BCR (CLK_CTL_BASE + 0x42000) /* block reset*/
97#define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x42018) /* branch ontrol */
98#define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4201C)
99#define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x42004) /* cmd */
100#define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x42008) /* cfg */
101#define SDCC1_M (CLK_CTL_BASE + 0x4200C) /* m */
102#define SDCC1_N (CLK_CTL_BASE + 0x42010) /* n */
103#define SDCC1_D (CLK_CTL_BASE + 0x42014) /* d */
104
105/* UART */
106#define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x1008)
107#define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x302C)
108#define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x3034)
109#define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x3038)
110#define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x303C)
111#define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x3040)
112#define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x3044)
113
114/* USB */
115#define USB_HS_BCR (CLK_CTL_BASE + 0x41000)
116#define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x41004)
117#define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x41008)
118#define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x41010)
119#define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x41014)
120
121#define TCSR_TZ_WONCE 0x193D000
122#define TCSR_BOOT_MISC_DETECT 0x193D100
123#endif