blob: e2e497f99006938376b7a9d5d11aaee6dc5f9e1f [file] [log] [blame]
Dhaval Pateld19fcf12014-08-12 13:16:05 -07001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions
5 * are met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above copyright
9 * notice, this list of conditions and the following disclaimer in
10 * the documentation and/or other materials provided with the
11 * distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
19 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
20 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
23 * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
26 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 */
29
30#include <debug.h>
31#include <err.h>
32#include <smem.h>
33#include <msm_panel.h>
34#include <mipi_dsi.h>
35
36#include "gcdb_autopll.h"
37
38static struct mdss_dsi_pll_config pll_data;
39
Dhaval Pateld19fcf12014-08-12 13:16:05 -070040static void calculate_bitclock(struct msm_panel_info *pinfo)
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -070041{
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -070042 uint32_t h_period = 0, v_period = 0;
Dhaval Patelee8675a2013-10-25 10:07:57 -070043 uint32_t width = pinfo->xres;
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -070044
Dhaval Patelee8675a2013-10-25 10:07:57 -070045 if (pinfo->mipi.dual_dsi)
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -070046 width /= 2;
47
48 if (pinfo->fbc.enabled && pinfo->fbc.comp_ratio)
49 width /= pinfo->fbc.comp_ratio;
Dhaval Patelee8675a2013-10-25 10:07:57 -070050
51 h_period = width + pinfo->lcdc.h_back_porch +
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -070052 pinfo->lcdc.h_front_porch + pinfo->lcdc.h_pulse_width +
53 pinfo->lcdc.xres_pad;
54
55 v_period = pinfo->yres + pinfo->lcdc.v_back_porch +
56 pinfo->lcdc.v_front_porch + pinfo->lcdc.v_pulse_width +
57 pinfo->lcdc.yres_pad;
58
59 /* Pixel clock rate */
60 pll_data.pixel_clock = h_period * v_period * pinfo->mipi.frame_rate;
61
62 /* Store all bit clock form data */
63 if (pinfo->mipi.bitclock == 0)
64 pll_data.bit_clock = (pll_data.pixel_clock * pinfo->bpp) /
65 pinfo->mipi.num_of_lanes;
66 else
67 pll_data.bit_clock = pinfo->mipi.bitclock;
68
69 pll_data.byte_clock = pll_data.bit_clock >> 3;
70
71 pll_data.halfbit_clock = pll_data.bit_clock >> 1;
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -070072}
73
74static uint32_t calculate_div1()
75{
76 uint32_t ret = NO_ERROR;
77
78 /* div1 - there is divide by 2 logic present */
79 if (pll_data.halfbit_clock > HALFBIT_CLOCK1) {
80 pll_data.posdiv1 = 0x0; /*div 1 */
81 pll_data.vco_clock = pll_data.halfbit_clock << 1;
82 } else if (pll_data.halfbit_clock > HALFBIT_CLOCK2) {
83 pll_data.posdiv1 = 0x1; /*div 2 */
84 pll_data.vco_clock = pll_data.halfbit_clock << 2;
85 } else if (pll_data.halfbit_clock > HALFBIT_CLOCK3) {
86 pll_data.posdiv1 = 0x3; /*div 4 */
87 pll_data.vco_clock = pll_data.halfbit_clock << 3;
88 } else if (pll_data.halfbit_clock > HALFBIT_CLOCK4) {
89 pll_data.posdiv1 = 0x4; /*div 5 */
90 pll_data.vco_clock = pll_data.halfbit_clock * 10;
91 } else {
92 dprintf(CRITICAL, "Not able to calculate posdiv1\n");
93 }
94
95 return ret;
96}
97
98static uint32_t calculate_div3(uint8_t bpp, uint8_t num_of_lanes)
99{
100 uint32_t ret = NO_ERROR;
101 pll_data.pclk_m = 0x1; /* M = 1, N= 1 */
102 pll_data.pclk_n = 0xFF; /* ~ (N-M) = 0xff */
103 pll_data.pclk_d = 0xFF; /* ~N = 0xFF */
104
105 /* formula is ( vco_clock / pdiv_digital) / mnd = pixel_clock */
106
107 /* div3 */
108 switch (bpp) {
109 case BITS_18:
110 if (num_of_lanes == 3) {
111 pll_data.posdiv3 = pll_data.vco_clock /
112 pll_data.pixel_clock;
113 } else {
114 pll_data.posdiv3 = (pll_data.pixel_clock * 2 / 9) /
115 pll_data.vco_clock;
116 pll_data.pclk_m = 0x2; /* M = 2,N = 9 */
117 pll_data.pclk_n = 0xF8;
118 pll_data.pclk_d = 0xF6;
119 }
120 break;
121 case BITS_16:
122 if (num_of_lanes == 3) {
123 pll_data.posdiv3 = (pll_data.pixel_clock * 3 / 8) /
124 pll_data.vco_clock;
125 pll_data.pclk_m = 0x3; /* M = 3, N = 9 */
126 pll_data.pclk_n = 0xFA;
127 pll_data.pclk_d = 0xF7;
128 } else {
129 pll_data.posdiv3 = pll_data.vco_clock /
130 pll_data.pixel_clock;
131 }
132 break;
133 case BITS_24:
134 default:
135 pll_data.posdiv3 = pll_data.vco_clock /
136 pll_data.pixel_clock;
137 break;
138 }
139
140 pll_data.posdiv3--; /* Register needs one value less */
141}
142
Dhaval Pateld19fcf12014-08-12 13:16:05 -0700143static uint32_t calculate_dec_frac_start()
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -0700144{
Dhaval Pateld19fcf12014-08-12 13:16:05 -0700145 uint32_t refclk = 19200000;
146 uint32_t vco_rate = pll_data.vco_clock;
147 uint32_t tmp, mod;
148
149 vco_rate /= 2;
150 pll_data.dec_start = vco_rate / refclk;
151 tmp = vco_rate % refclk; /* module, fraction */
152 tmp /= 192;
153 tmp *= 1024;
154 tmp /= 100;
155 tmp *= 1024;
156 tmp /= 1000;
157 pll_data.frac_start = tmp;
158
159 vco_rate *= 2; /* restore */
160 tmp = vco_rate / refclk;/* div 1000 first */
161 mod = vco_rate % refclk;
162 tmp *= 127;
163 mod *= 127;
164 mod /= refclk;
165 tmp += mod;
166 tmp /= 10;
167 pll_data.lock_comp = tmp;
168
169 dprintf(SPEW, "%s: dec_start=%u dec_frac=%u lock_comp=%u\n", __func__,
170 pll_data.dec_start, pll_data.frac_start, pll_data.lock_comp);
171}
172
173static uint32_t calculate_vco_28nm(uint8_t bpp, uint8_t num_of_lanes)
174{
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -0700175 uint8_t counter = 0;
176 uint32_t temprate = 0;
177
178 /* If half bitclock is more than VCO min value */
179 if (pll_data.halfbit_clock > VCO_MIN_CLOCK) {
180
181 /* Direct Mode */
182
183 /* support vco clock to max value only */
184 if (pll_data.halfbit_clock > VCO_MAX_CLOCK)
185 pll_data.vco_clock = VCO_MAX_CLOCK;
186 else
187 pll_data.vco_clock = pll_data.halfbit_clock;
188 pll_data.directpath = 0x0;
189 pll_data.posdiv1 = 0x0; /*DSI spec says 0 - div 1 */
190 /*1 - div 2 */
191 /*F - div 16 */
192 } else {
193 /* Indirect Mode */
194
195 pll_data.directpath = 0x02; /* set bit 1 to enable for
196 indirect path */
197
198 calculate_div1();
199 }
200
201 /* calculate mnd and div3 for direct and indirect path */
202 calculate_div3(bpp, num_of_lanes);
203
Dhaval Pateld19fcf12014-08-12 13:16:05 -0700204 return NO_ERROR;
205}
206
207static uint32_t calculate_vco_20nm(uint8_t bpp, uint8_t lanes)
208{
209 uint32_t vco, dsi_clk;
210 int mod, ndiv, hr_oclk2, hr_oclk3;
211 int m = 1;
212 int n = 1;
213 int bpp_m = 3; /* bpp = 3 */
214 int bpp_n = 1;
215
216 if (bpp == BITS_18) {
217 bpp_m = 9; /* bpp = 2.25 */
218 bpp_n = 4;
219
220 if (lanes == 2) {
221 m = 2;
222 n = 9;
223 } else if (lanes == 4) {
224 m = 4;
225 n = 9;
226 }
227 } else if (bpp == BITS_16) {
228 bpp_m = 2; /* bpp = 2 */
229 bpp_n = 1;
230 if (lanes == 3) {
231 m = 3;
232 n = 8;
233 }
234 }
235
236 hr_oclk2 = 4;
237
238 /* If bitclock is more than VCO min value */
239 if (pll_data.halfbit_clock >= HALF_VCO_MIN_CLOCK_20NM) {
240 /* Direct Mode */
241 vco = pll_data.halfbit_clock << 1;
242 /* support vco clock to max value only */
243 if (vco > VCO_MAX_CLOCK_20NM)
244 vco = VCO_MAX_CLOCK_20NM;
245
246 pll_data.directpath = 0x0;
247 pll_data.byte_clock = vco / 2 / hr_oclk2;
248 pll_data.lp_div_mux = 0x0;
249 ndiv = 1;
250 hr_oclk3 = hr_oclk2 * m / n * bpp_m / bpp_n / lanes;
251 } else {
252 /* Indirect Mode */
253 mod = VCO_MIN_CLOCK_20NM % (4 * pll_data.halfbit_clock );
254 ndiv = VCO_MIN_CLOCK_20NM / (4 * pll_data.halfbit_clock );
255 if (mod)
256 ndiv += 1;
257
258 vco = pll_data.halfbit_clock * 4 * ndiv;
259 pll_data.lp_div_mux = 0x1;
260 pll_data.directpath = 0x02; /* set bit 1 to enable for
261 indirect path */
262
263 pll_data.byte_clock = vco / 4 / hr_oclk2 / ndiv;
264 hr_oclk3 = hr_oclk2 * m / n * ndiv * 2 * bpp_m / bpp_n / lanes;
265 }
266
267 pll_data.vco_clock = vco;
268 dsi_clk = vco / 2 / hr_oclk3;
269 pll_data.ndiv = ndiv;
270 pll_data.hr_oclk2 = hr_oclk2 - 1; /* strat from 0 */
271 pll_data.hr_oclk3 = hr_oclk3 - 1; /* strat from 0 */
272
273 pll_data.pclk_m = m; /* M */
274 pll_data.pclk_n = ~(n - m); /* ~(N-M) */
275 pll_data.pclk_d = ~n; /* ~N */
276
277 dprintf(SPEW, "%s: oclk2=%d oclk3=%d ndiv=%d vco=%u dsi_clk=%u byte_clk=%u\n",
278 __func__, hr_oclk2, hr_oclk3, ndiv, vco, dsi_clk, pll_data.byte_clock);
279
280 calculate_dec_frac_start();
281
282 return NO_ERROR;
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -0700283}
284
285uint32_t calculate_clock_config(struct msm_panel_info *pinfo)
286{
287 uint32_t ret = NO_ERROR;
288
289 calculate_bitclock(pinfo);
290
Dhaval Pateld19fcf12014-08-12 13:16:05 -0700291 if (pinfo->mipi.mdss_dsi_phy_db->is_pll_20nm)
292 ret = calculate_vco_20nm(pinfo->bpp, pinfo->mipi.num_of_lanes);
293 else
294 ret = calculate_vco_28nm(pinfo->bpp, pinfo->mipi.num_of_lanes);
Arpita Banerjeeda0c39a2013-05-24 16:12:45 -0700295
296 pinfo->mipi.dsi_pll_config = &pll_data;
297
298 return ret;
299}