blob: e4dad942f5c011d6726bbb7684acba162d516c00 [file] [log] [blame]
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -08001/* Copyright (c) 2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
19 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <reg.h>
31#include <platform/iomap.h>
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -080032#include <qgic.h>
33#include <qtimer.h>
Deepa Dinamanie27da612013-03-25 13:49:14 -070034#include <platform/clock.h>
35#include <mmu.h>
36#include <arch/arm/mmu.h>
37#include <smem.h>
38#include <board.h>
Sundarajan Srinivasan60957d72013-06-20 15:05:52 -070039#include <boot_stats.h>
Deepa Dinamanie27da612013-03-25 13:49:14 -070040
41#define MB (1024*1024)
42
43#define MSM_IOMAP_SIZE ((MSM_IOMAP_END - MSM_IOMAP_BASE)/MB)
44
45/* LK memory - cacheable, write through */
46#define LK_MEMORY (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
47 MMU_MEMORY_AP_READ_WRITE)
48
49/* Peripherals - non-shared device */
50#define IOMAP_MEMORY (MMU_MEMORY_TYPE_DEVICE_SHARED | \
51 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN)
52
53/* IMEM memory - cacheable, write through */
54#define IMEM_MEMORY (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
55 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN)
56
57static mmu_section_t mmu_section_table[] = {
58/* Physical addr, Virtual addr, Size (in MB), Flags */
59 { MEMBASE, MEMBASE, (MEMSIZE / MB), LK_MEMORY},
60 { MSM_IOMAP_BASE, MSM_IOMAP_BASE, MSM_IOMAP_SIZE, IOMAP_MEMORY},
61 /* IMEM needs a seperate entry in the table as it's length is only 0x8000. */
62 { SYSTEM_IMEM_BASE, SYSTEM_IMEM_BASE, 1, IMEM_MEMORY},
63};
64
65static struct smem_ram_ptable ram_ptable;
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -080066
67void platform_early_init(void)
68{
Deepa Dinamanie27da612013-03-25 13:49:14 -070069 board_init();
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -080070 platform_clock_init();
71 qgic_init();
72 qtimer_init();
73}
74
75void platform_init(void)
76{
77 dprintf(INFO, "platform_init()\n");
78}
79
Sundarajan Srinivasan60957d72013-06-20 15:05:52 -070080uint32_t platform_get_sclk_count(void)
81{
82 return readl(MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL);
83}
84
85addr_t get_bs_info_addr()
86{
87 return ((addr_t)BS_INFO_ADDR);
88}
89
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -080090void platform_uninit(void)
91{
Terence Hampsonafded262013-06-18 14:48:18 -040092#if DISPLAY_SPLASH_SCREEN
93 display_shutdown();
94#endif
95
Deepa Dinamani7dc3d4b2013-02-08 16:40:38 -080096 qtimer_uninit();
97}
Deepa Dinamanie27da612013-03-25 13:49:14 -070098
99int platform_use_identity_mmu_mappings(void)
100{
101 /* Use only the mappings specified in this file. */
102 return 0;
103}
104
105
106/* Setup memory for this platform */
107void platform_init_mmu_mappings(void)
108{
109 uint32_t i;
110 uint32_t sections;
111 uint32_t table_size = ARRAY_SIZE(mmu_section_table);
112
113 ASSERT(smem_ram_ptable_init(&ram_ptable));
114
115 /* Configure the MMU page entries for SDRAM and IMEM memory read
116 from the smem ram table*/
117 for(i = 0; i < ram_ptable.len; i++)
118 {
119 if(ram_ptable.parts[i].type == SYS_MEMORY)
120 {
121 if((ram_ptable.parts[i].category == SDRAM) ||
122 (ram_ptable.parts[i].category == IMEM))
123 {
124 /* Check to ensure that start address is 1MB aligned */
125 ASSERT((ram_ptable.parts[i].start & 0xFFFFF) == 0);
126
127 sections = (ram_ptable.parts[i].size) / MB;
128 while(sections--)
129 {
130 arm_mmu_map_section(ram_ptable.parts[i].start +
131 sections * MB,
132 ram_ptable.parts[i].start +
133 sections * MB,
134 (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
135 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN));
136 }
137 }
138 }
139 }
140
141 /* Configure the MMU page entries for memory read from the
142 mmu_section_table */
143 for (i = 0; i < table_size; i++)
144 {
145 sections = mmu_section_table[i].num_of_sections;
146
147 while (sections--)
148 {
149 arm_mmu_map_section(mmu_section_table[i].paddress +
150 sections * MB,
151 mmu_section_table[i].vaddress +
152 sections * MB,
153 mmu_section_table[i].flags);
154 }
155 }
156}
157
158addr_t platform_get_virt_to_phys_mapping(addr_t virt_addr)
159{
160 /* Using 1-1 mapping on this platform. */
161 return virt_addr;
162}
163
164addr_t platform_get_phys_to_virt_mapping(addr_t phys_addr)
165{
166 /* Using 1-1 mapping on this platform. */
167 return phys_addr;
168}