blob: 61a10e0884731960491bbae648d3ca1ead4ebe64 [file] [log] [blame]
Channagoud Kadabi92db1122014-06-25 16:00:13 -04001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
19 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <reg.h>
31#include <platform/iomap.h>
32#include <qgic.h>
33#include <qtimer.h>
34#include <platform/clock.h>
35#include <mmu.h>
36#include <arch/arm/mmu.h>
37#include <smem.h>
38#include <board.h>
39#include <boot_stats.h>
40
41#define MSM_IOMAP_SIZE ((MSM_IOMAP_END - MSM_IOMAP_BASE)/MB)
42
43/* LK memory - cacheable, write through */
44#define LK_MEMORY (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
45 MMU_MEMORY_AP_READ_WRITE)
46
47/* Peripherals - non-shared device */
48#define IOMAP_MEMORY (MMU_MEMORY_TYPE_DEVICE_SHARED | \
49 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN)
50
51/* IMEM memory - cacheable, write through */
52#define IMEM_MEMORY (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
53 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN)
54
55static mmu_section_t mmu_section_table[] = {
56/* Physical addr, Virtual addr, Size (in MB), Flags */
57 {MEMBASE, MEMBASE, (MEMSIZE / MB), LK_MEMORY},
58 {MSM_IOMAP_BASE, MSM_IOMAP_BASE, MSM_IOMAP_SIZE, IOMAP_MEMORY},
59 /* IMEM needs a seperate entry in the table as it's length is only 0x8000. */
60 {SYSTEM_IMEM_BASE, SYSTEM_IMEM_BASE, 1, IMEM_MEMORY},
61};
62
63/* Boot timestamps */
64#define BS_INFO_OFFSET (0x6B0)
65#define BS_INFO_ADDR (MSM_SHARED_IMEM_BASE + BS_INFO_OFFSET)
66
67void platform_early_init(void)
68{
69 board_init();
70 platform_clock_init();
71 qgic_init();
72 qtimer_init();
73}
74
75void platform_init(void)
76{
77 dprintf(INFO, "platform_init()\n");
78}
79
80uint32_t platform_get_sclk_count(void)
81{
82 return readl(MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL);
83}
84
85addr_t get_bs_info_addr()
86{
87 return ((addr_t) BS_INFO_ADDR);
88}
89
90void platform_uninit(void)
91{
92 qtimer_uninit();
93}
94
95int platform_use_identity_mmu_mappings(void)
96{
97 /* Use only the mappings specified in this file. */
98 return 0;
99}
100
101addr_t platform_get_virt_to_phys_mapping(addr_t virt_addr)
102{
103 /* Return same address as we are using 1-1 mapping. */
104 return virt_addr;
105}
106
107addr_t platform_get_phys_to_virt_mapping(addr_t phys_addr)
108{
109 /* Return same address as we are using 1-1 mapping. */
110 return phys_addr;
111}
112
113
114/* Setup memory for this platform */
115void platform_init_mmu_mappings(void)
116{
117 uint32_t i;
118 uint32_t sections;
119 ram_partition ptn_entry;
120 uint32_t table_size = ARRAY_SIZE(mmu_section_table);
121 uint32_t len = 0;
122
123 ASSERT(smem_ram_ptable_init_v1());
124
125 len = smem_get_ram_ptable_len();
126
127 /* Configure the MMU page entries for SDRAM and IMEM memory read
128 from the smem ram table */
129 for (i = 0; i < len; i++)
130 {
131 smem_get_ram_ptable_entry(&ptn_entry, i);
132 if ((ptn_entry.type == SYS_MEMORY) &&
133 ((ptn_entry.category == SDRAM) ||
134 (ptn_entry.category == IMEM)))
135 {
136 /* Check to ensure that start address is 1MB aligned */
137 ASSERT((ptn_entry.start & (MB-1)) == 0);
138
139 sections = ptn_entry.size / MB;
140 while(sections--)
141 {
142 arm_mmu_map_section(
143 (ptn_entry.start + sections * MB),
144 (ptn_entry.start + sections * MB),
145 (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH |
146 MMU_MEMORY_AP_READ_WRITE |
147 MMU_MEMORY_XN));
148 }
149 }
150 }
151
152 /* Configure the MMU page entries for memory read from the
153 mmu_section_table */
154 for (i = 0; i < table_size; i++)
155 {
156 sections = mmu_section_table[i].num_of_sections;
157
158 while (sections--)
159 {
160 arm_mmu_map_section(mmu_section_table[i].paddress +
161 sections * MB,
162 mmu_section_table[i].vaddress +
163 sections * MB,
164 mmu_section_table[i].flags);
165 }
166 }
167}