| /* |
| * Copyright (C) 2015 Free Electrons |
| * Copyright (C) 2015 NextThing Co |
| * |
| * Maxime Ripard <maxime.ripard@free-electrons.com> |
| * |
| * This program is free software; you can redistribute it and/or |
| * modify it under the terms of the GNU General Public License as |
| * published by the Free Software Foundation; either version 2 of |
| * the License, or (at your option) any later version. |
| */ |
| |
| #include <drm/drmP.h> |
| #include <drm/drm_atomic_helper.h> |
| #include <drm/drm_crtc.h> |
| #include <drm/drm_crtc_helper.h> |
| #include <drm/drm_modes.h> |
| #include <drm/drm_of.h> |
| |
| #include <linux/component.h> |
| #include <linux/ioport.h> |
| #include <linux/of_address.h> |
| #include <linux/of_device.h> |
| #include <linux/of_irq.h> |
| #include <linux/regmap.h> |
| #include <linux/reset.h> |
| |
| #include "sun4i_crtc.h" |
| #include "sun4i_dotclock.h" |
| #include "sun4i_drv.h" |
| #include "sun4i_rgb.h" |
| #include "sun4i_tcon.h" |
| #include "sunxi_engine.h" |
| |
| void sun4i_tcon_disable(struct sun4i_tcon *tcon) |
| { |
| DRM_DEBUG_DRIVER("Disabling TCON\n"); |
| |
| /* Disable the TCON */ |
| regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, |
| SUN4I_TCON_GCTL_TCON_ENABLE, 0); |
| } |
| EXPORT_SYMBOL(sun4i_tcon_disable); |
| |
| void sun4i_tcon_enable(struct sun4i_tcon *tcon) |
| { |
| DRM_DEBUG_DRIVER("Enabling TCON\n"); |
| |
| /* Enable the TCON */ |
| regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, |
| SUN4I_TCON_GCTL_TCON_ENABLE, |
| SUN4I_TCON_GCTL_TCON_ENABLE); |
| } |
| EXPORT_SYMBOL(sun4i_tcon_enable); |
| |
| void sun4i_tcon_channel_disable(struct sun4i_tcon *tcon, int channel) |
| { |
| DRM_DEBUG_DRIVER("Disabling TCON channel %d\n", channel); |
| |
| /* Disable the TCON's channel */ |
| if (channel == 0) { |
| regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, |
| SUN4I_TCON0_CTL_TCON_ENABLE, 0); |
| clk_disable_unprepare(tcon->dclk); |
| return; |
| } |
| |
| WARN_ON(!tcon->quirks->has_channel_1); |
| regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, |
| SUN4I_TCON1_CTL_TCON_ENABLE, 0); |
| clk_disable_unprepare(tcon->sclk1); |
| } |
| EXPORT_SYMBOL(sun4i_tcon_channel_disable); |
| |
| void sun4i_tcon_channel_enable(struct sun4i_tcon *tcon, int channel) |
| { |
| DRM_DEBUG_DRIVER("Enabling TCON channel %d\n", channel); |
| |
| /* Enable the TCON's channel */ |
| if (channel == 0) { |
| regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, |
| SUN4I_TCON0_CTL_TCON_ENABLE, |
| SUN4I_TCON0_CTL_TCON_ENABLE); |
| clk_prepare_enable(tcon->dclk); |
| return; |
| } |
| |
| WARN_ON(!tcon->quirks->has_channel_1); |
| regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, |
| SUN4I_TCON1_CTL_TCON_ENABLE, |
| SUN4I_TCON1_CTL_TCON_ENABLE); |
| clk_prepare_enable(tcon->sclk1); |
| } |
| EXPORT_SYMBOL(sun4i_tcon_channel_enable); |
| |
| void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable) |
| { |
| u32 mask, val = 0; |
| |
| DRM_DEBUG_DRIVER("%sabling VBLANK interrupt\n", enable ? "En" : "Dis"); |
| |
| mask = SUN4I_TCON_GINT0_VBLANK_ENABLE(0) | |
| SUN4I_TCON_GINT0_VBLANK_ENABLE(1); |
| |
| if (enable) |
| val = mask; |
| |
| regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, mask, val); |
| } |
| EXPORT_SYMBOL(sun4i_tcon_enable_vblank); |
| |
| void sun4i_tcon_set_mux(struct sun4i_tcon *tcon, int channel, |
| struct drm_encoder *encoder) |
| { |
| u32 val; |
| |
| if (!tcon->quirks->has_unknown_mux) |
| return; |
| |
| if (channel != 1) |
| return; |
| |
| if (encoder->encoder_type == DRM_MODE_ENCODER_TVDAC) |
| val = 1; |
| else |
| val = 0; |
| |
| /* |
| * FIXME: Undocumented bits |
| */ |
| regmap_write(tcon->regs, SUN4I_TCON_MUX_CTRL_REG, val); |
| } |
| EXPORT_SYMBOL(sun4i_tcon_set_mux); |
| |
| static int sun4i_tcon_get_clk_delay(struct drm_display_mode *mode, |
| int channel) |
| { |
| int delay = mode->vtotal - mode->vdisplay; |
| |
| if (mode->flags & DRM_MODE_FLAG_INTERLACE) |
| delay /= 2; |
| |
| if (channel == 1) |
| delay -= 2; |
| |
| delay = min(delay, 30); |
| |
| DRM_DEBUG_DRIVER("TCON %d clock delay %u\n", channel, delay); |
| |
| return delay; |
| } |
| |
| void sun4i_tcon0_mode_set(struct sun4i_tcon *tcon, |
| struct drm_display_mode *mode) |
| { |
| unsigned int bp, hsync, vsync; |
| u8 clk_delay; |
| u32 val = 0; |
| |
| /* Configure the dot clock */ |
| clk_set_rate(tcon->dclk, mode->crtc_clock * 1000); |
| |
| /* Adjust clock delay */ |
| clk_delay = sun4i_tcon_get_clk_delay(mode, 0); |
| regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, |
| SUN4I_TCON0_CTL_CLK_DELAY_MASK, |
| SUN4I_TCON0_CTL_CLK_DELAY(clk_delay)); |
| |
| /* Set the resolution */ |
| regmap_write(tcon->regs, SUN4I_TCON0_BASIC0_REG, |
| SUN4I_TCON0_BASIC0_X(mode->crtc_hdisplay) | |
| SUN4I_TCON0_BASIC0_Y(mode->crtc_vdisplay)); |
| |
| /* |
| * This is called a backporch in the register documentation, |
| * but it really is the back porch + hsync |
| */ |
| bp = mode->crtc_htotal - mode->crtc_hsync_start; |
| DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", |
| mode->crtc_htotal, bp); |
| |
| /* Set horizontal display timings */ |
| regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG, |
| SUN4I_TCON0_BASIC1_H_TOTAL(mode->crtc_htotal) | |
| SUN4I_TCON0_BASIC1_H_BACKPORCH(bp)); |
| |
| /* |
| * This is called a backporch in the register documentation, |
| * but it really is the back porch + hsync |
| */ |
| bp = mode->crtc_vtotal - mode->crtc_vsync_start; |
| DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", |
| mode->crtc_vtotal, bp); |
| |
| /* Set vertical display timings */ |
| regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG, |
| SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) | |
| SUN4I_TCON0_BASIC2_V_BACKPORCH(bp)); |
| |
| /* Set Hsync and Vsync length */ |
| hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; |
| vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; |
| DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); |
| regmap_write(tcon->regs, SUN4I_TCON0_BASIC3_REG, |
| SUN4I_TCON0_BASIC3_V_SYNC(vsync) | |
| SUN4I_TCON0_BASIC3_H_SYNC(hsync)); |
| |
| /* Setup the polarity of the various signals */ |
| if (!(mode->flags & DRM_MODE_FLAG_PHSYNC)) |
| val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE; |
| |
| if (!(mode->flags & DRM_MODE_FLAG_PVSYNC)) |
| val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE; |
| |
| regmap_update_bits(tcon->regs, SUN4I_TCON0_IO_POL_REG, |
| SUN4I_TCON0_IO_POL_HSYNC_POSITIVE | SUN4I_TCON0_IO_POL_VSYNC_POSITIVE, |
| val); |
| |
| /* Map output pins to channel 0 */ |
| regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, |
| SUN4I_TCON_GCTL_IOMAP_MASK, |
| SUN4I_TCON_GCTL_IOMAP_TCON0); |
| |
| /* Enable the output on the pins */ |
| regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0); |
| } |
| EXPORT_SYMBOL(sun4i_tcon0_mode_set); |
| |
| void sun4i_tcon1_mode_set(struct sun4i_tcon *tcon, |
| struct drm_display_mode *mode) |
| { |
| unsigned int bp, hsync, vsync; |
| u8 clk_delay; |
| u32 val; |
| |
| WARN_ON(!tcon->quirks->has_channel_1); |
| |
| /* Configure the dot clock */ |
| clk_set_rate(tcon->sclk1, mode->crtc_clock * 1000); |
| |
| /* Adjust clock delay */ |
| clk_delay = sun4i_tcon_get_clk_delay(mode, 1); |
| regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, |
| SUN4I_TCON1_CTL_CLK_DELAY_MASK, |
| SUN4I_TCON1_CTL_CLK_DELAY(clk_delay)); |
| |
| /* Set interlaced mode */ |
| if (mode->flags & DRM_MODE_FLAG_INTERLACE) |
| val = SUN4I_TCON1_CTL_INTERLACE_ENABLE; |
| else |
| val = 0; |
| regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, |
| SUN4I_TCON1_CTL_INTERLACE_ENABLE, |
| val); |
| |
| /* Set the input resolution */ |
| regmap_write(tcon->regs, SUN4I_TCON1_BASIC0_REG, |
| SUN4I_TCON1_BASIC0_X(mode->crtc_hdisplay) | |
| SUN4I_TCON1_BASIC0_Y(mode->crtc_vdisplay)); |
| |
| /* Set the upscaling resolution */ |
| regmap_write(tcon->regs, SUN4I_TCON1_BASIC1_REG, |
| SUN4I_TCON1_BASIC1_X(mode->crtc_hdisplay) | |
| SUN4I_TCON1_BASIC1_Y(mode->crtc_vdisplay)); |
| |
| /* Set the output resolution */ |
| regmap_write(tcon->regs, SUN4I_TCON1_BASIC2_REG, |
| SUN4I_TCON1_BASIC2_X(mode->crtc_hdisplay) | |
| SUN4I_TCON1_BASIC2_Y(mode->crtc_vdisplay)); |
| |
| /* Set horizontal display timings */ |
| bp = mode->crtc_htotal - mode->crtc_hsync_start; |
| DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", |
| mode->htotal, bp); |
| regmap_write(tcon->regs, SUN4I_TCON1_BASIC3_REG, |
| SUN4I_TCON1_BASIC3_H_TOTAL(mode->crtc_htotal) | |
| SUN4I_TCON1_BASIC3_H_BACKPORCH(bp)); |
| |
| /* Set vertical display timings */ |
| bp = mode->crtc_vtotal - mode->crtc_vsync_start; |
| DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", |
| mode->vtotal, bp); |
| regmap_write(tcon->regs, SUN4I_TCON1_BASIC4_REG, |
| SUN4I_TCON1_BASIC4_V_TOTAL(mode->vtotal) | |
| SUN4I_TCON1_BASIC4_V_BACKPORCH(bp)); |
| |
| /* Set Hsync and Vsync length */ |
| hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; |
| vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; |
| DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); |
| regmap_write(tcon->regs, SUN4I_TCON1_BASIC5_REG, |
| SUN4I_TCON1_BASIC5_V_SYNC(vsync) | |
| SUN4I_TCON1_BASIC5_H_SYNC(hsync)); |
| |
| /* Map output pins to channel 1 */ |
| regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, |
| SUN4I_TCON_GCTL_IOMAP_MASK, |
| SUN4I_TCON_GCTL_IOMAP_TCON1); |
| } |
| EXPORT_SYMBOL(sun4i_tcon1_mode_set); |
| |
| static void sun4i_tcon_finish_page_flip(struct drm_device *dev, |
| struct sun4i_crtc *scrtc) |
| { |
| unsigned long flags; |
| |
| spin_lock_irqsave(&dev->event_lock, flags); |
| if (scrtc->event) { |
| drm_crtc_send_vblank_event(&scrtc->crtc, scrtc->event); |
| drm_crtc_vblank_put(&scrtc->crtc); |
| scrtc->event = NULL; |
| } |
| spin_unlock_irqrestore(&dev->event_lock, flags); |
| } |
| |
| static irqreturn_t sun4i_tcon_handler(int irq, void *private) |
| { |
| struct sun4i_tcon *tcon = private; |
| struct drm_device *drm = tcon->drm; |
| struct sun4i_crtc *scrtc = tcon->crtc; |
| unsigned int status; |
| |
| regmap_read(tcon->regs, SUN4I_TCON_GINT0_REG, &status); |
| |
| if (!(status & (SUN4I_TCON_GINT0_VBLANK_INT(0) | |
| SUN4I_TCON_GINT0_VBLANK_INT(1)))) |
| return IRQ_NONE; |
| |
| drm_crtc_handle_vblank(&scrtc->crtc); |
| sun4i_tcon_finish_page_flip(drm, scrtc); |
| |
| /* Acknowledge the interrupt */ |
| regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, |
| SUN4I_TCON_GINT0_VBLANK_INT(0) | |
| SUN4I_TCON_GINT0_VBLANK_INT(1), |
| 0); |
| |
| return IRQ_HANDLED; |
| } |
| |
| static int sun4i_tcon_init_clocks(struct device *dev, |
| struct sun4i_tcon *tcon) |
| { |
| tcon->clk = devm_clk_get(dev, "ahb"); |
| if (IS_ERR(tcon->clk)) { |
| dev_err(dev, "Couldn't get the TCON bus clock\n"); |
| return PTR_ERR(tcon->clk); |
| } |
| clk_prepare_enable(tcon->clk); |
| |
| tcon->sclk0 = devm_clk_get(dev, "tcon-ch0"); |
| if (IS_ERR(tcon->sclk0)) { |
| dev_err(dev, "Couldn't get the TCON channel 0 clock\n"); |
| return PTR_ERR(tcon->sclk0); |
| } |
| |
| if (tcon->quirks->has_channel_1) { |
| tcon->sclk1 = devm_clk_get(dev, "tcon-ch1"); |
| if (IS_ERR(tcon->sclk1)) { |
| dev_err(dev, "Couldn't get the TCON channel 1 clock\n"); |
| return PTR_ERR(tcon->sclk1); |
| } |
| } |
| |
| return 0; |
| } |
| |
| static void sun4i_tcon_free_clocks(struct sun4i_tcon *tcon) |
| { |
| clk_disable_unprepare(tcon->clk); |
| } |
| |
| static int sun4i_tcon_init_irq(struct device *dev, |
| struct sun4i_tcon *tcon) |
| { |
| struct platform_device *pdev = to_platform_device(dev); |
| int irq, ret; |
| |
| irq = platform_get_irq(pdev, 0); |
| if (irq < 0) { |
| dev_err(dev, "Couldn't retrieve the TCON interrupt\n"); |
| return irq; |
| } |
| |
| ret = devm_request_irq(dev, irq, sun4i_tcon_handler, 0, |
| dev_name(dev), tcon); |
| if (ret) { |
| dev_err(dev, "Couldn't request the IRQ\n"); |
| return ret; |
| } |
| |
| return 0; |
| } |
| |
| static struct regmap_config sun4i_tcon_regmap_config = { |
| .reg_bits = 32, |
| .val_bits = 32, |
| .reg_stride = 4, |
| .max_register = 0x800, |
| }; |
| |
| static int sun4i_tcon_init_regmap(struct device *dev, |
| struct sun4i_tcon *tcon) |
| { |
| struct platform_device *pdev = to_platform_device(dev); |
| struct resource *res; |
| void __iomem *regs; |
| |
| res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| regs = devm_ioremap_resource(dev, res); |
| if (IS_ERR(regs)) |
| return PTR_ERR(regs); |
| |
| tcon->regs = devm_regmap_init_mmio(dev, regs, |
| &sun4i_tcon_regmap_config); |
| if (IS_ERR(tcon->regs)) { |
| dev_err(dev, "Couldn't create the TCON regmap\n"); |
| return PTR_ERR(tcon->regs); |
| } |
| |
| /* Make sure the TCON is disabled and all IRQs are off */ |
| regmap_write(tcon->regs, SUN4I_TCON_GCTL_REG, 0); |
| regmap_write(tcon->regs, SUN4I_TCON_GINT0_REG, 0); |
| regmap_write(tcon->regs, SUN4I_TCON_GINT1_REG, 0); |
| |
| /* Disable IO lines and set them to tristate */ |
| regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, ~0); |
| regmap_write(tcon->regs, SUN4I_TCON1_IO_TRI_REG, ~0); |
| |
| return 0; |
| } |
| |
| /* |
| * On SoCs with the old display pipeline design (Display Engine 1.0), |
| * the TCON is always tied to just one backend. Hence we can traverse |
| * the of_graph upwards to find the backend our tcon is connected to, |
| * and take its ID as our own. |
| * |
| * We can either identify backends from their compatible strings, which |
| * means maintaining a large list of them. Or, since the backend is |
| * registered and binded before the TCON, we can just go through the |
| * list of registered backends and compare the device node. |
| * |
| * As the structures now store engines instead of backends, here this |
| * function in fact searches the corresponding engine, and the ID is |
| * requested via the get_id function of the engine. |
| */ |
| static struct sunxi_engine *sun4i_tcon_find_engine(struct sun4i_drv *drv, |
| struct device_node *node) |
| { |
| struct device_node *port, *ep, *remote; |
| struct sunxi_engine *engine; |
| |
| port = of_graph_get_port_by_id(node, 0); |
| if (!port) |
| return ERR_PTR(-EINVAL); |
| |
| for_each_available_child_of_node(port, ep) { |
| remote = of_graph_get_remote_port_parent(ep); |
| if (!remote) |
| continue; |
| |
| /* does this node match any registered engines? */ |
| list_for_each_entry(engine, &drv->engine_list, list) { |
| if (remote == engine->node) { |
| of_node_put(remote); |
| of_node_put(port); |
| return engine; |
| } |
| } |
| |
| /* keep looking through upstream ports */ |
| engine = sun4i_tcon_find_engine(drv, remote); |
| if (!IS_ERR(engine)) { |
| of_node_put(remote); |
| of_node_put(port); |
| return engine; |
| } |
| } |
| |
| return ERR_PTR(-EINVAL); |
| } |
| |
| static int sun4i_tcon_bind(struct device *dev, struct device *master, |
| void *data) |
| { |
| struct drm_device *drm = data; |
| struct sun4i_drv *drv = drm->dev_private; |
| struct sunxi_engine *engine; |
| struct sun4i_tcon *tcon; |
| int ret; |
| |
| engine = sun4i_tcon_find_engine(drv, dev->of_node); |
| if (IS_ERR(engine)) { |
| dev_err(dev, "Couldn't find matching engine\n"); |
| return -EPROBE_DEFER; |
| } |
| |
| tcon = devm_kzalloc(dev, sizeof(*tcon), GFP_KERNEL); |
| if (!tcon) |
| return -ENOMEM; |
| dev_set_drvdata(dev, tcon); |
| tcon->drm = drm; |
| tcon->dev = dev; |
| tcon->id = engine->id; |
| tcon->quirks = of_device_get_match_data(dev); |
| |
| tcon->lcd_rst = devm_reset_control_get(dev, "lcd"); |
| if (IS_ERR(tcon->lcd_rst)) { |
| dev_err(dev, "Couldn't get our reset line\n"); |
| return PTR_ERR(tcon->lcd_rst); |
| } |
| |
| /* Make sure our TCON is reset */ |
| if (!reset_control_status(tcon->lcd_rst)) |
| reset_control_assert(tcon->lcd_rst); |
| |
| ret = reset_control_deassert(tcon->lcd_rst); |
| if (ret) { |
| dev_err(dev, "Couldn't deassert our reset line\n"); |
| return ret; |
| } |
| |
| ret = sun4i_tcon_init_clocks(dev, tcon); |
| if (ret) { |
| dev_err(dev, "Couldn't init our TCON clocks\n"); |
| goto err_assert_reset; |
| } |
| |
| ret = sun4i_tcon_init_regmap(dev, tcon); |
| if (ret) { |
| dev_err(dev, "Couldn't init our TCON regmap\n"); |
| goto err_free_clocks; |
| } |
| |
| ret = sun4i_dclk_create(dev, tcon); |
| if (ret) { |
| dev_err(dev, "Couldn't create our TCON dot clock\n"); |
| goto err_free_clocks; |
| } |
| |
| ret = sun4i_tcon_init_irq(dev, tcon); |
| if (ret) { |
| dev_err(dev, "Couldn't init our TCON interrupts\n"); |
| goto err_free_dotclock; |
| } |
| |
| tcon->crtc = sun4i_crtc_init(drm, engine, tcon); |
| if (IS_ERR(tcon->crtc)) { |
| dev_err(dev, "Couldn't create our CRTC\n"); |
| ret = PTR_ERR(tcon->crtc); |
| goto err_free_clocks; |
| } |
| |
| ret = sun4i_rgb_init(drm, tcon); |
| if (ret < 0) |
| goto err_free_clocks; |
| |
| list_add_tail(&tcon->list, &drv->tcon_list); |
| |
| return 0; |
| |
| err_free_dotclock: |
| sun4i_dclk_free(tcon); |
| err_free_clocks: |
| sun4i_tcon_free_clocks(tcon); |
| err_assert_reset: |
| reset_control_assert(tcon->lcd_rst); |
| return ret; |
| } |
| |
| static void sun4i_tcon_unbind(struct device *dev, struct device *master, |
| void *data) |
| { |
| struct sun4i_tcon *tcon = dev_get_drvdata(dev); |
| |
| list_del(&tcon->list); |
| sun4i_dclk_free(tcon); |
| sun4i_tcon_free_clocks(tcon); |
| } |
| |
| static const struct component_ops sun4i_tcon_ops = { |
| .bind = sun4i_tcon_bind, |
| .unbind = sun4i_tcon_unbind, |
| }; |
| |
| static int sun4i_tcon_probe(struct platform_device *pdev) |
| { |
| struct device_node *node = pdev->dev.of_node; |
| struct drm_bridge *bridge; |
| struct drm_panel *panel; |
| int ret; |
| |
| ret = drm_of_find_panel_or_bridge(node, 1, 0, &panel, &bridge); |
| if (ret == -EPROBE_DEFER) |
| return ret; |
| |
| return component_add(&pdev->dev, &sun4i_tcon_ops); |
| } |
| |
| static int sun4i_tcon_remove(struct platform_device *pdev) |
| { |
| component_del(&pdev->dev, &sun4i_tcon_ops); |
| |
| return 0; |
| } |
| |
| static const struct sun4i_tcon_quirks sun5i_a13_quirks = { |
| .has_unknown_mux = true, |
| .has_channel_1 = true, |
| }; |
| |
| static const struct sun4i_tcon_quirks sun6i_a31_quirks = { |
| .has_channel_1 = true, |
| }; |
| |
| static const struct sun4i_tcon_quirks sun6i_a31s_quirks = { |
| .has_channel_1 = true, |
| }; |
| |
| static const struct sun4i_tcon_quirks sun8i_a33_quirks = { |
| /* nothing is supported */ |
| }; |
| |
| static const struct sun4i_tcon_quirks sun8i_v3s_quirks = { |
| /* nothing is supported */ |
| }; |
| |
| static const struct of_device_id sun4i_tcon_of_table[] = { |
| { .compatible = "allwinner,sun5i-a13-tcon", .data = &sun5i_a13_quirks }, |
| { .compatible = "allwinner,sun6i-a31-tcon", .data = &sun6i_a31_quirks }, |
| { .compatible = "allwinner,sun6i-a31s-tcon", .data = &sun6i_a31s_quirks }, |
| { .compatible = "allwinner,sun8i-a33-tcon", .data = &sun8i_a33_quirks }, |
| { .compatible = "allwinner,sun8i-v3s-tcon", .data = &sun8i_v3s_quirks }, |
| { } |
| }; |
| MODULE_DEVICE_TABLE(of, sun4i_tcon_of_table); |
| |
| static struct platform_driver sun4i_tcon_platform_driver = { |
| .probe = sun4i_tcon_probe, |
| .remove = sun4i_tcon_remove, |
| .driver = { |
| .name = "sun4i-tcon", |
| .of_match_table = sun4i_tcon_of_table, |
| }, |
| }; |
| module_platform_driver(sun4i_tcon_platform_driver); |
| |
| MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>"); |
| MODULE_DESCRIPTION("Allwinner A10 Timing Controller Driver"); |
| MODULE_LICENSE("GPL"); |