| // SPDX-License-Identifier: GPL-2.0-only |
| /* |
| * Copyright (c) 2019, The Linux Foundation. All rights reserved. |
| */ |
| |
| #include <linux/module.h> |
| #include <linux/of.h> |
| #include <linux/platform_device.h> |
| #include <linux/pinctrl/pinctrl.h> |
| |
| #include "pinctrl-msm.h" |
| |
| #define FUNCTION(fname) \ |
| [msm_mux_##fname] = { \ |
| .name = #fname, \ |
| .groups = fname##_groups, \ |
| .ngroups = ARRAY_SIZE(fname##_groups), \ |
| } |
| |
| #define REG_BASE 0x0 |
| #define REG_SIZE 0x1000 |
| #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, wake_off, bit) \ |
| { \ |
| .name = "gpio" #id, \ |
| .pins = gpio##id##_pins, \ |
| .npins = (unsigned int)ARRAY_SIZE(gpio##id##_pins), \ |
| .funcs = (int[]){ \ |
| msm_mux_gpio, /* gpio mode */ \ |
| msm_mux_##f1, \ |
| msm_mux_##f2, \ |
| msm_mux_##f3, \ |
| msm_mux_##f4, \ |
| msm_mux_##f5, \ |
| msm_mux_##f6, \ |
| msm_mux_##f7, \ |
| msm_mux_##f8, \ |
| msm_mux_##f9 \ |
| }, \ |
| .nfuncs = 10, \ |
| .ctl_reg = REG_BASE + REG_SIZE * id, \ |
| .io_reg = REG_BASE + 0x4 + REG_SIZE * id, \ |
| .intr_cfg_reg = REG_BASE + 0x8 + REG_SIZE * id, \ |
| .intr_status_reg = REG_BASE + 0xc + REG_SIZE * id, \ |
| .intr_target_reg = REG_BASE + 0x8 + REG_SIZE * id, \ |
| .mux_bit = 2, \ |
| .pull_bit = 0, \ |
| .drv_bit = 6, \ |
| .egpio_enable = 12, \ |
| .egpio_present = 11, \ |
| .oe_bit = 9, \ |
| .in_bit = 0, \ |
| .out_bit = 1, \ |
| .intr_enable_bit = 0, \ |
| .intr_status_bit = 0, \ |
| .intr_target_bit = 5, \ |
| .intr_target_kpss_val = 3, \ |
| .intr_raw_status_bit = 4, \ |
| .intr_polarity_bit = 1, \ |
| .intr_detection_bit = 2, \ |
| .intr_detection_width = 2, \ |
| .wake_reg = REG_BASE + wake_off, \ |
| .wake_bit = bit, \ |
| } |
| |
| #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \ |
| { \ |
| .name = #pg_name, \ |
| .pins = pg_name##_pins, \ |
| .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \ |
| .ctl_reg = ctl, \ |
| .io_reg = 0, \ |
| .intr_cfg_reg = 0, \ |
| .intr_status_reg = 0, \ |
| .intr_target_reg = 0, \ |
| .mux_bit = -1, \ |
| .pull_bit = pull, \ |
| .drv_bit = drv, \ |
| .oe_bit = -1, \ |
| .in_bit = -1, \ |
| .out_bit = -1, \ |
| .intr_enable_bit = -1, \ |
| .intr_status_bit = -1, \ |
| .intr_target_bit = -1, \ |
| .intr_raw_status_bit = -1, \ |
| .intr_polarity_bit = -1, \ |
| .intr_detection_bit = -1, \ |
| .intr_detection_width = -1, \ |
| } |
| |
| #define UFS_RESET(pg_name, offset) \ |
| { \ |
| .name = #pg_name, \ |
| .pins = pg_name##_pins, \ |
| .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \ |
| .ctl_reg = offset, \ |
| .io_reg = offset + 0x4, \ |
| .intr_cfg_reg = 0, \ |
| .intr_status_reg = 0, \ |
| .intr_target_reg = 0, \ |
| .mux_bit = -1, \ |
| .pull_bit = 3, \ |
| .drv_bit = 0, \ |
| .oe_bit = -1, \ |
| .in_bit = -1, \ |
| .out_bit = 0, \ |
| .intr_enable_bit = -1, \ |
| .intr_status_bit = -1, \ |
| .intr_target_bit = -1, \ |
| .intr_raw_status_bit = -1, \ |
| .intr_polarity_bit = -1, \ |
| .intr_detection_bit = -1, \ |
| .intr_detection_width = -1, \ |
| } |
| static const struct pinctrl_pin_desc scuba_pins[] = { |
| PINCTRL_PIN(0, "GPIO_0"), |
| PINCTRL_PIN(1, "GPIO_1"), |
| PINCTRL_PIN(2, "GPIO_2"), |
| PINCTRL_PIN(3, "GPIO_3"), |
| PINCTRL_PIN(4, "GPIO_4"), |
| PINCTRL_PIN(5, "GPIO_5"), |
| PINCTRL_PIN(6, "GPIO_6"), |
| PINCTRL_PIN(7, "GPIO_7"), |
| PINCTRL_PIN(8, "GPIO_8"), |
| PINCTRL_PIN(9, "GPIO_9"), |
| PINCTRL_PIN(10, "GPIO_10"), |
| PINCTRL_PIN(11, "GPIO_11"), |
| PINCTRL_PIN(12, "GPIO_12"), |
| PINCTRL_PIN(13, "GPIO_13"), |
| PINCTRL_PIN(14, "GPIO_14"), |
| PINCTRL_PIN(15, "GPIO_15"), |
| PINCTRL_PIN(16, "GPIO_16"), |
| PINCTRL_PIN(17, "GPIO_17"), |
| PINCTRL_PIN(18, "GPIO_18"), |
| PINCTRL_PIN(19, "GPIO_19"), |
| PINCTRL_PIN(20, "GPIO_20"), |
| PINCTRL_PIN(21, "GPIO_21"), |
| PINCTRL_PIN(22, "GPIO_22"), |
| PINCTRL_PIN(23, "GPIO_23"), |
| PINCTRL_PIN(24, "GPIO_24"), |
| PINCTRL_PIN(25, "GPIO_25"), |
| PINCTRL_PIN(26, "GPIO_26"), |
| PINCTRL_PIN(27, "GPIO_27"), |
| PINCTRL_PIN(28, "GPIO_28"), |
| PINCTRL_PIN(29, "GPIO_29"), |
| PINCTRL_PIN(30, "GPIO_30"), |
| PINCTRL_PIN(31, "GPIO_31"), |
| PINCTRL_PIN(32, "GPIO_32"), |
| PINCTRL_PIN(33, "GPIO_33"), |
| PINCTRL_PIN(34, "GPIO_34"), |
| PINCTRL_PIN(35, "GPIO_35"), |
| PINCTRL_PIN(36, "GPIO_36"), |
| PINCTRL_PIN(37, "GPIO_37"), |
| PINCTRL_PIN(38, "GPIO_38"), |
| PINCTRL_PIN(39, "GPIO_39"), |
| PINCTRL_PIN(40, "GPIO_40"), |
| PINCTRL_PIN(41, "GPIO_41"), |
| PINCTRL_PIN(42, "GPIO_42"), |
| PINCTRL_PIN(43, "GPIO_43"), |
| PINCTRL_PIN(44, "GPIO_44"), |
| PINCTRL_PIN(45, "GPIO_45"), |
| PINCTRL_PIN(46, "GPIO_46"), |
| PINCTRL_PIN(47, "GPIO_47"), |
| PINCTRL_PIN(48, "GPIO_48"), |
| PINCTRL_PIN(49, "GPIO_49"), |
| PINCTRL_PIN(50, "GPIO_50"), |
| PINCTRL_PIN(51, "GPIO_51"), |
| PINCTRL_PIN(52, "GPIO_52"), |
| PINCTRL_PIN(53, "GPIO_53"), |
| PINCTRL_PIN(54, "GPIO_54"), |
| PINCTRL_PIN(55, "GPIO_55"), |
| PINCTRL_PIN(56, "GPIO_56"), |
| PINCTRL_PIN(57, "GPIO_57"), |
| PINCTRL_PIN(58, "GPIO_58"), |
| PINCTRL_PIN(59, "GPIO_59"), |
| PINCTRL_PIN(60, "GPIO_60"), |
| PINCTRL_PIN(61, "GPIO_61"), |
| PINCTRL_PIN(62, "GPIO_62"), |
| PINCTRL_PIN(63, "GPIO_63"), |
| PINCTRL_PIN(64, "GPIO_64"), |
| PINCTRL_PIN(69, "GPIO_69"), |
| PINCTRL_PIN(70, "GPIO_70"), |
| PINCTRL_PIN(71, "GPIO_71"), |
| PINCTRL_PIN(72, "GPIO_72"), |
| PINCTRL_PIN(73, "GPIO_73"), |
| PINCTRL_PIN(74, "GPIO_74"), |
| PINCTRL_PIN(75, "GPIO_75"), |
| PINCTRL_PIN(76, "GPIO_76"), |
| PINCTRL_PIN(77, "GPIO_77"), |
| PINCTRL_PIN(78, "GPIO_78"), |
| PINCTRL_PIN(79, "GPIO_79"), |
| PINCTRL_PIN(80, "GPIO_80"), |
| PINCTRL_PIN(81, "GPIO_81"), |
| PINCTRL_PIN(82, "GPIO_82"), |
| PINCTRL_PIN(86, "GPIO_86"), |
| PINCTRL_PIN(87, "GPIO_87"), |
| PINCTRL_PIN(88, "GPIO_88"), |
| PINCTRL_PIN(89, "GPIO_89"), |
| PINCTRL_PIN(90, "GPIO_90"), |
| PINCTRL_PIN(91, "GPIO_91"), |
| PINCTRL_PIN(94, "GPIO_94"), |
| PINCTRL_PIN(95, "GPIO_95"), |
| PINCTRL_PIN(96, "GPIO_96"), |
| PINCTRL_PIN(97, "GPIO_97"), |
| PINCTRL_PIN(98, "GPIO_98"), |
| PINCTRL_PIN(99, "GPIO_99"), |
| PINCTRL_PIN(100, "GPIO_100"), |
| PINCTRL_PIN(101, "GPIO_101"), |
| PINCTRL_PIN(102, "GPIO_102"), |
| PINCTRL_PIN(103, "GPIO_103"), |
| PINCTRL_PIN(104, "GPIO_104"), |
| PINCTRL_PIN(105, "GPIO_105"), |
| PINCTRL_PIN(106, "GPIO_106"), |
| PINCTRL_PIN(107, "GPIO_107"), |
| PINCTRL_PIN(108, "GPIO_108"), |
| PINCTRL_PIN(109, "GPIO_109"), |
| PINCTRL_PIN(110, "GPIO_110"), |
| PINCTRL_PIN(111, "GPIO_111"), |
| PINCTRL_PIN(112, "GPIO_112"), |
| PINCTRL_PIN(113, "GPIO_113"), |
| PINCTRL_PIN(114, "GPIO_114"), |
| PINCTRL_PIN(115, "GPIO_115"), |
| PINCTRL_PIN(116, "GPIO_116"), |
| PINCTRL_PIN(117, "GPIO_117"), |
| PINCTRL_PIN(118, "GPIO_118"), |
| PINCTRL_PIN(119, "GPIO_119"), |
| PINCTRL_PIN(120, "GPIO_120"), |
| PINCTRL_PIN(121, "GPIO_121"), |
| PINCTRL_PIN(122, "GPIO_122"), |
| PINCTRL_PIN(123, "GPIO_123"), |
| PINCTRL_PIN(124, "GPIO_124"), |
| PINCTRL_PIN(125, "GPIO_125"), |
| PINCTRL_PIN(126, "GPIO_126"), |
| PINCTRL_PIN(127, "SDC1_RCLK"), |
| PINCTRL_PIN(128, "SDC1_CLK"), |
| PINCTRL_PIN(129, "SDC1_CMD"), |
| PINCTRL_PIN(130, "SDC1_DATA"), |
| PINCTRL_PIN(131, "SDC2_CLK"), |
| PINCTRL_PIN(132, "SDC2_CMD"), |
| PINCTRL_PIN(133, "SDC2_DATA"), |
| }; |
| |
| #define DECLARE_MSM_GPIO_PINS(pin) \ |
| static const unsigned int gpio##pin##_pins[] = { pin } |
| DECLARE_MSM_GPIO_PINS(0); |
| DECLARE_MSM_GPIO_PINS(1); |
| DECLARE_MSM_GPIO_PINS(2); |
| DECLARE_MSM_GPIO_PINS(3); |
| DECLARE_MSM_GPIO_PINS(4); |
| DECLARE_MSM_GPIO_PINS(5); |
| DECLARE_MSM_GPIO_PINS(6); |
| DECLARE_MSM_GPIO_PINS(7); |
| DECLARE_MSM_GPIO_PINS(8); |
| DECLARE_MSM_GPIO_PINS(9); |
| DECLARE_MSM_GPIO_PINS(10); |
| DECLARE_MSM_GPIO_PINS(11); |
| DECLARE_MSM_GPIO_PINS(12); |
| DECLARE_MSM_GPIO_PINS(13); |
| DECLARE_MSM_GPIO_PINS(14); |
| DECLARE_MSM_GPIO_PINS(15); |
| DECLARE_MSM_GPIO_PINS(16); |
| DECLARE_MSM_GPIO_PINS(17); |
| DECLARE_MSM_GPIO_PINS(18); |
| DECLARE_MSM_GPIO_PINS(19); |
| DECLARE_MSM_GPIO_PINS(20); |
| DECLARE_MSM_GPIO_PINS(21); |
| DECLARE_MSM_GPIO_PINS(22); |
| DECLARE_MSM_GPIO_PINS(23); |
| DECLARE_MSM_GPIO_PINS(24); |
| DECLARE_MSM_GPIO_PINS(25); |
| DECLARE_MSM_GPIO_PINS(26); |
| DECLARE_MSM_GPIO_PINS(27); |
| DECLARE_MSM_GPIO_PINS(28); |
| DECLARE_MSM_GPIO_PINS(29); |
| DECLARE_MSM_GPIO_PINS(30); |
| DECLARE_MSM_GPIO_PINS(31); |
| DECLARE_MSM_GPIO_PINS(32); |
| DECLARE_MSM_GPIO_PINS(33); |
| DECLARE_MSM_GPIO_PINS(34); |
| DECLARE_MSM_GPIO_PINS(35); |
| DECLARE_MSM_GPIO_PINS(36); |
| DECLARE_MSM_GPIO_PINS(37); |
| DECLARE_MSM_GPIO_PINS(38); |
| DECLARE_MSM_GPIO_PINS(39); |
| DECLARE_MSM_GPIO_PINS(40); |
| DECLARE_MSM_GPIO_PINS(41); |
| DECLARE_MSM_GPIO_PINS(42); |
| DECLARE_MSM_GPIO_PINS(43); |
| DECLARE_MSM_GPIO_PINS(44); |
| DECLARE_MSM_GPIO_PINS(45); |
| DECLARE_MSM_GPIO_PINS(46); |
| DECLARE_MSM_GPIO_PINS(47); |
| DECLARE_MSM_GPIO_PINS(48); |
| DECLARE_MSM_GPIO_PINS(49); |
| DECLARE_MSM_GPIO_PINS(50); |
| DECLARE_MSM_GPIO_PINS(51); |
| DECLARE_MSM_GPIO_PINS(52); |
| DECLARE_MSM_GPIO_PINS(53); |
| DECLARE_MSM_GPIO_PINS(54); |
| DECLARE_MSM_GPIO_PINS(55); |
| DECLARE_MSM_GPIO_PINS(56); |
| DECLARE_MSM_GPIO_PINS(57); |
| DECLARE_MSM_GPIO_PINS(58); |
| DECLARE_MSM_GPIO_PINS(59); |
| DECLARE_MSM_GPIO_PINS(60); |
| DECLARE_MSM_GPIO_PINS(61); |
| DECLARE_MSM_GPIO_PINS(62); |
| DECLARE_MSM_GPIO_PINS(63); |
| DECLARE_MSM_GPIO_PINS(64); |
| DECLARE_MSM_GPIO_PINS(65); |
| DECLARE_MSM_GPIO_PINS(66); |
| DECLARE_MSM_GPIO_PINS(67); |
| DECLARE_MSM_GPIO_PINS(68); |
| DECLARE_MSM_GPIO_PINS(69); |
| DECLARE_MSM_GPIO_PINS(70); |
| DECLARE_MSM_GPIO_PINS(71); |
| DECLARE_MSM_GPIO_PINS(72); |
| DECLARE_MSM_GPIO_PINS(73); |
| DECLARE_MSM_GPIO_PINS(74); |
| DECLARE_MSM_GPIO_PINS(75); |
| DECLARE_MSM_GPIO_PINS(76); |
| DECLARE_MSM_GPIO_PINS(77); |
| DECLARE_MSM_GPIO_PINS(78); |
| DECLARE_MSM_GPIO_PINS(79); |
| DECLARE_MSM_GPIO_PINS(80); |
| DECLARE_MSM_GPIO_PINS(81); |
| DECLARE_MSM_GPIO_PINS(82); |
| DECLARE_MSM_GPIO_PINS(83); |
| DECLARE_MSM_GPIO_PINS(84); |
| DECLARE_MSM_GPIO_PINS(85); |
| DECLARE_MSM_GPIO_PINS(86); |
| DECLARE_MSM_GPIO_PINS(87); |
| DECLARE_MSM_GPIO_PINS(88); |
| DECLARE_MSM_GPIO_PINS(89); |
| DECLARE_MSM_GPIO_PINS(90); |
| DECLARE_MSM_GPIO_PINS(91); |
| DECLARE_MSM_GPIO_PINS(92); |
| DECLARE_MSM_GPIO_PINS(93); |
| DECLARE_MSM_GPIO_PINS(94); |
| DECLARE_MSM_GPIO_PINS(95); |
| DECLARE_MSM_GPIO_PINS(96); |
| DECLARE_MSM_GPIO_PINS(97); |
| DECLARE_MSM_GPIO_PINS(98); |
| DECLARE_MSM_GPIO_PINS(99); |
| DECLARE_MSM_GPIO_PINS(100); |
| DECLARE_MSM_GPIO_PINS(101); |
| DECLARE_MSM_GPIO_PINS(102); |
| DECLARE_MSM_GPIO_PINS(103); |
| DECLARE_MSM_GPIO_PINS(104); |
| DECLARE_MSM_GPIO_PINS(105); |
| DECLARE_MSM_GPIO_PINS(106); |
| DECLARE_MSM_GPIO_PINS(107); |
| DECLARE_MSM_GPIO_PINS(108); |
| DECLARE_MSM_GPIO_PINS(109); |
| DECLARE_MSM_GPIO_PINS(110); |
| DECLARE_MSM_GPIO_PINS(111); |
| DECLARE_MSM_GPIO_PINS(112); |
| DECLARE_MSM_GPIO_PINS(113); |
| DECLARE_MSM_GPIO_PINS(114); |
| DECLARE_MSM_GPIO_PINS(115); |
| DECLARE_MSM_GPIO_PINS(116); |
| DECLARE_MSM_GPIO_PINS(117); |
| DECLARE_MSM_GPIO_PINS(118); |
| DECLARE_MSM_GPIO_PINS(119); |
| DECLARE_MSM_GPIO_PINS(120); |
| DECLARE_MSM_GPIO_PINS(121); |
| DECLARE_MSM_GPIO_PINS(122); |
| DECLARE_MSM_GPIO_PINS(123); |
| DECLARE_MSM_GPIO_PINS(124); |
| DECLARE_MSM_GPIO_PINS(125); |
| DECLARE_MSM_GPIO_PINS(126); |
| |
| static const unsigned int sdc1_rclk_pins[] = { 127 }; |
| static const unsigned int sdc1_clk_pins[] = { 128 }; |
| static const unsigned int sdc1_cmd_pins[] = { 129 }; |
| static const unsigned int sdc1_data_pins[] = { 130 }; |
| static const unsigned int sdc2_clk_pins[] = { 131 }; |
| static const unsigned int sdc2_cmd_pins[] = { 132 }; |
| static const unsigned int sdc2_data_pins[] = { 133 }; |
| |
| enum scuba_functions { |
| msm_mux_qup0, |
| msm_mux_gpio, |
| msm_mux_ddr_bist, |
| msm_mux_phase_flag0, |
| msm_mux_qdss_gpio8, |
| msm_mux_atest_tsens, |
| msm_mux_mpm_pwr, |
| msm_mux_m_voc, |
| msm_mux_phase_flag1, |
| msm_mux_qdss_gpio9, |
| msm_mux_atest_tsens2, |
| msm_mux_phase_flag2, |
| msm_mux_qdss_gpio10, |
| msm_mux_dac_calib0, |
| msm_mux_atest_usb10, |
| msm_mux_phase_flag3, |
| msm_mux_qdss_gpio11, |
| msm_mux_dac_calib1, |
| msm_mux_atest_usb11, |
| msm_mux_qup1, |
| msm_mux_CRI_TRNG0, |
| msm_mux_phase_flag4, |
| msm_mux_dac_calib2, |
| msm_mux_atest_usb12, |
| msm_mux_CRI_TRNG1, |
| msm_mux_phase_flag5, |
| msm_mux_dac_calib3, |
| msm_mux_atest_usb13, |
| msm_mux_qup2, |
| msm_mux_phase_flag6, |
| msm_mux_dac_calib4, |
| msm_mux_atest_usb1, |
| msm_mux_qup3, |
| msm_mux_pbs_out, |
| msm_mux_PLL_BIST, |
| msm_mux_qdss_gpio, |
| msm_mux_tsense_pwm, |
| msm_mux_AGERA_PLL, |
| msm_mux_pbs0, |
| msm_mux_qdss_gpio0, |
| msm_mux_pbs1, |
| msm_mux_qdss_gpio1, |
| msm_mux_qup4, |
| msm_mux_tgu_ch0, |
| msm_mux_tgu_ch1, |
| msm_mux_qup5, |
| msm_mux_tgu_ch2, |
| msm_mux_phase_flag7, |
| msm_mux_qdss_gpio4, |
| msm_mux_dac_calib5, |
| msm_mux_tgu_ch3, |
| msm_mux_phase_flag8, |
| msm_mux_qdss_gpio5, |
| msm_mux_dac_calib6, |
| msm_mux_phase_flag9, |
| msm_mux_qdss_gpio6, |
| msm_mux_dac_calib7, |
| msm_mux_phase_flag10, |
| msm_mux_qdss_gpio7, |
| msm_mux_dac_calib8, |
| msm_mux_SDC2_TB, |
| msm_mux_CRI_TRNG, |
| msm_mux_pbs2, |
| msm_mux_qdss_gpio2, |
| msm_mux_pwm_0, |
| msm_mux_SDC1_TB, |
| msm_mux_pbs3, |
| msm_mux_qdss_gpio3, |
| msm_mux_cam_mclk, |
| msm_mux_pbs4, |
| msm_mux_adsp_ext, |
| msm_mux_pbs5, |
| msm_mux_cci_i2c, |
| msm_mux_prng_rosc, |
| msm_mux_pbs6, |
| msm_mux_phase_flag11, |
| msm_mux_dac_calib9, |
| msm_mux_atest_usb20, |
| msm_mux_pbs7, |
| msm_mux_phase_flag12, |
| msm_mux_dac_calib10, |
| msm_mux_atest_usb21, |
| msm_mux_CCI_TIMER1, |
| msm_mux_GCC_GP1, |
| msm_mux_pbs8, |
| msm_mux_phase_flag13, |
| msm_mux_dac_calib11, |
| msm_mux_atest_usb22, |
| msm_mux_cci_async, |
| msm_mux_CCI_TIMER0, |
| msm_mux_pbs9, |
| msm_mux_phase_flag14, |
| msm_mux_dac_calib12, |
| msm_mux_atest_usb23, |
| msm_mux_pbs10, |
| msm_mux_phase_flag15, |
| msm_mux_dac_calib13, |
| msm_mux_atest_usb2, |
| msm_mux_vsense_trigger, |
| msm_mux_qdss_cti, |
| msm_mux_CCI_TIMER2, |
| msm_mux_pwm_1, |
| msm_mux_phase_flag16, |
| msm_mux_dac_calib14, |
| msm_mux_atest_char, |
| msm_mux_phase_flag17, |
| msm_mux_dac_calib15, |
| msm_mux_atest_char0, |
| msm_mux_GP_PDM0, |
| msm_mux_phase_flag18, |
| msm_mux_dac_calib16, |
| msm_mux_atest_char1, |
| msm_mux_CCI_TIMER3, |
| msm_mux_GP_PDM1, |
| msm_mux_phase_flag19, |
| msm_mux_dac_calib17, |
| msm_mux_atest_char2, |
| msm_mux_GP_PDM2, |
| msm_mux_phase_flag20, |
| msm_mux_dac_calib18, |
| msm_mux_atest_char3, |
| msm_mux_phase_flag21, |
| msm_mux_phase_flag22, |
| msm_mux_char_exec, |
| msm_mux_NAV_GPIO, |
| msm_mux_phase_flag23, |
| msm_mux_phase_flag24, |
| msm_mux_phase_flag25, |
| msm_mux_pbs14, |
| msm_mux_qdss_gpio14, |
| msm_mux_vfr_1, |
| msm_mux_pbs15, |
| msm_mux_qdss_gpio15, |
| msm_mux_PA_INDICATOR, |
| msm_mux_pwm_2, |
| msm_mux_gsm1_tx, |
| msm_mux_SSBI_WTR1, |
| msm_mux_pll_bypassnl, |
| msm_mux_pll_reset, |
| msm_mux_phase_flag26, |
| msm_mux_ddr_pxi0, |
| msm_mux_gsm0_tx, |
| msm_mux_phase_flag27, |
| msm_mux_GCC_GP2, |
| msm_mux_qdss_gpio12, |
| msm_mux_ddr_pxi1, |
| msm_mux_GCC_GP3, |
| msm_mux_qdss_gpio13, |
| msm_mux_dbg_out, |
| msm_mux_uim2_data, |
| msm_mux_pwm_3, |
| msm_mux_uim2_clk, |
| msm_mux_uim2_reset, |
| msm_mux_pwm_4, |
| msm_mux_uim2_present, |
| msm_mux_pwm_5, |
| msm_mux_uim1_data, |
| msm_mux_uim1_clk, |
| msm_mux_uim1_reset, |
| msm_mux_uim1_present, |
| msm_mux_dac_calib19, |
| msm_mux_mdp_vsync, |
| msm_mux_dac_calib20, |
| msm_mux_dac_calib21, |
| msm_mux_pwm_6, |
| msm_mux_atest_bbrx1, |
| msm_mux_pbs11, |
| msm_mux_usb_phy, |
| msm_mux_atest_bbrx0, |
| msm_mux_pwm_7, |
| msm_mux_mss_lte, |
| msm_mux_pbs12, |
| msm_mux_pbs13, |
| msm_mux_wlan1_adc0, |
| msm_mux_wlan1_adc1, |
| msm_mux_sd_write, |
| msm_mux_JITTER_BIST, |
| msm_mux_atest_gpsadc_dtest0_native, |
| msm_mux_atest_gpsadc_dtest1_native, |
| msm_mux_phase_flag28, |
| msm_mux_dac_calib22, |
| msm_mux_ddr_pxi2, |
| msm_mux_phase_flag29, |
| msm_mux_dac_calib23, |
| msm_mux_phase_flag30, |
| msm_mux_dac_calib24, |
| msm_mux_ddr_pxi3, |
| msm_mux_pwm_8, |
| msm_mux_phase_flag31, |
| msm_mux_dac_calib25, |
| msm_mux_pwm_9, |
| msm_mux_NA, |
| }; |
| |
| static const char * const qup0_groups[] = { |
| "gpio0", "gpio1", "gpio2", "gpio3", "gpio82", "gpio86", |
| }; |
| static const char * const gpio_groups[] = { |
| "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", |
| "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", |
| "gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", |
| "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", |
| "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", |
| "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", |
| "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49", |
| "gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56", |
| "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63", |
| "gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70", |
| "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77", |
| "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84", |
| "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", "gpio91", |
| "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gpio98", |
| "gpio99", "gpio100", "gpio101", "gpio102", "gpio103", "gpio104", |
| "gpio105", "gpio106", "gpio107", "gpio108", "gpio109", "gpio110", |
| "gpio111", "gpio112", "gpio113", "gpio114", "gpio115", "gpio116", |
| "gpio117", "gpio118", "gpio119", "gpio120", "gpio121", "gpio122", |
| "gpio123", "gpio124", "gpio125", "gpio126", |
| }; |
| static const char * const ddr_bist_groups[] = { |
| "gpio0", "gpio1", "gpio2", "gpio3", |
| }; |
| static const char * const phase_flag0_groups[] = { |
| "gpio0", |
| }; |
| static const char * const qdss_gpio8_groups[] = { |
| "gpio0", "gpio24", |
| }; |
| static const char * const atest_tsens_groups[] = { |
| "gpio0", |
| }; |
| static const char * const mpm_pwr_groups[] = { |
| "gpio1", |
| }; |
| static const char * const m_voc_groups[] = { |
| "gpio0", |
| }; |
| static const char * const phase_flag1_groups[] = { |
| "gpio1", |
| }; |
| static const char * const qdss_gpio9_groups[] = { |
| "gpio1", "gpio25", |
| }; |
| static const char * const atest_tsens2_groups[] = { |
| "gpio1", |
| }; |
| static const char * const phase_flag2_groups[] = { |
| "gpio2", |
| }; |
| static const char * const qdss_gpio10_groups[] = { |
| "gpio2", "gpio26", |
| }; |
| static const char * const dac_calib0_groups[] = { |
| "gpio2", |
| }; |
| static const char * const atest_usb10_groups[] = { |
| "gpio2", |
| }; |
| static const char * const phase_flag3_groups[] = { |
| "gpio3", |
| }; |
| static const char * const qdss_gpio11_groups[] = { |
| "gpio3", "gpio87", |
| }; |
| static const char * const dac_calib1_groups[] = { |
| "gpio3", |
| }; |
| static const char * const atest_usb11_groups[] = { |
| "gpio3", |
| }; |
| static const char * const qup1_groups[] = { |
| "gpio4", "gpio5", "gpio69", "gpio70", |
| }; |
| static const char * const CRI_TRNG0_groups[] = { |
| "gpio4", |
| }; |
| static const char * const phase_flag4_groups[] = { |
| "gpio4", |
| }; |
| static const char * const dac_calib2_groups[] = { |
| "gpio4", |
| }; |
| static const char * const atest_usb12_groups[] = { |
| "gpio4", |
| }; |
| static const char * const CRI_TRNG1_groups[] = { |
| "gpio5", |
| }; |
| static const char * const phase_flag5_groups[] = { |
| "gpio5", |
| }; |
| static const char * const dac_calib3_groups[] = { |
| "gpio5", |
| }; |
| static const char * const atest_usb13_groups[] = { |
| "gpio5", |
| }; |
| static const char * const qup2_groups[] = { |
| "gpio6", "gpio7", "gpio71", "gpio80", |
| }; |
| static const char * const phase_flag6_groups[] = { |
| "gpio6", |
| }; |
| static const char * const dac_calib4_groups[] = { |
| "gpio6", |
| }; |
| static const char * const atest_usb1_groups[] = { |
| "gpio6", |
| }; |
| static const char * const qup3_groups[] = { |
| "gpio8", "gpio9", "gpio10", "gpio11", |
| }; |
| static const char * const pbs_out_groups[] = { |
| "gpio8", "gpio9", "gpio52", |
| }; |
| static const char * const PLL_BIST_groups[] = { |
| "gpio8", "gpio9", |
| }; |
| static const char * const qdss_gpio_groups[] = { |
| "gpio8", "gpio9", "gpio105", "gpio106", |
| }; |
| static const char * const tsense_pwm_groups[] = { |
| "gpio8", |
| }; |
| static const char * const AGERA_PLL_groups[] = { |
| "gpio10", "gpio11", |
| }; |
| static const char * const pbs0_groups[] = { |
| "gpio10", |
| }; |
| static const char * const qdss_gpio0_groups[] = { |
| "gpio10", "gpio107", |
| }; |
| static const char * const pbs1_groups[] = { |
| "gpio11", |
| }; |
| static const char * const qdss_gpio1_groups[] = { |
| "gpio11", "gpio104", |
| }; |
| static const char * const qup4_groups[] = { |
| "gpio12", "gpio13", "gpio96", "gpio97", |
| }; |
| static const char * const tgu_ch0_groups[] = { |
| "gpio12", |
| }; |
| static const char * const tgu_ch1_groups[] = { |
| "gpio13", |
| }; |
| static const char * const qup5_groups[] = { |
| "gpio14", "gpio15", "gpio16", "gpio17", |
| }; |
| static const char * const tgu_ch2_groups[] = { |
| "gpio14", |
| }; |
| static const char * const phase_flag7_groups[] = { |
| "gpio14", |
| }; |
| static const char * const qdss_gpio4_groups[] = { |
| "gpio14", "gpio20", |
| }; |
| static const char * const dac_calib5_groups[] = { |
| "gpio14", |
| }; |
| static const char * const tgu_ch3_groups[] = { |
| "gpio15", |
| }; |
| static const char * const phase_flag8_groups[] = { |
| "gpio15", |
| }; |
| static const char * const qdss_gpio5_groups[] = { |
| "gpio15", "gpio21", |
| }; |
| static const char * const dac_calib6_groups[] = { |
| "gpio15", |
| }; |
| static const char * const phase_flag9_groups[] = { |
| "gpio16", |
| }; |
| static const char * const qdss_gpio6_groups[] = { |
| "gpio16", "gpio22", |
| }; |
| static const char * const dac_calib7_groups[] = { |
| "gpio16", |
| }; |
| static const char * const phase_flag10_groups[] = { |
| "gpio17", |
| }; |
| static const char * const qdss_gpio7_groups[] = { |
| "gpio17", "gpio23", |
| }; |
| static const char * const dac_calib8_groups[] = { |
| "gpio17", |
| }; |
| static const char * const SDC2_TB_groups[] = { |
| "gpio18", |
| }; |
| static const char * const CRI_TRNG_groups[] = { |
| "gpio18", |
| }; |
| static const char * const pbs2_groups[] = { |
| "gpio18", |
| }; |
| static const char * const qdss_gpio2_groups[] = { |
| "gpio18", "gpio109", |
| }; |
| static const char * const pwm_0_groups[] = { |
| "gpio18", |
| }; |
| static const char * const SDC1_TB_groups[] = { |
| "gpio19", |
| }; |
| static const char * const pbs3_groups[] = { |
| "gpio19", |
| }; |
| static const char * const qdss_gpio3_groups[] = { |
| "gpio19", "gpio110", |
| }; |
| static const char * const cam_mclk_groups[] = { |
| "gpio20", "gpio21", "gpio27", "gpio28", |
| }; |
| static const char * const pbs4_groups[] = { |
| "gpio20", |
| }; |
| static const char * const adsp_ext_groups[] = { |
| "gpio21", |
| }; |
| static const char * const pbs5_groups[] = { |
| "gpio21", |
| }; |
| static const char * const cci_i2c_groups[] = { |
| "gpio22", "gpio23", "gpio29", "gpio30", |
| }; |
| static const char * const prng_rosc_groups[] = { |
| "gpio22", "gpio23", |
| }; |
| static const char * const pbs6_groups[] = { |
| "gpio22", |
| }; |
| static const char * const phase_flag11_groups[] = { |
| "gpio22", |
| }; |
| static const char * const dac_calib9_groups[] = { |
| "gpio22", |
| }; |
| static const char * const atest_usb20_groups[] = { |
| "gpio22", |
| }; |
| static const char * const pbs7_groups[] = { |
| "gpio23", |
| }; |
| static const char * const phase_flag12_groups[] = { |
| "gpio23", |
| }; |
| static const char * const dac_calib10_groups[] = { |
| "gpio23", |
| }; |
| static const char * const atest_usb21_groups[] = { |
| "gpio23", |
| }; |
| static const char * const CCI_TIMER1_groups[] = { |
| "gpio24", |
| }; |
| static const char * const GCC_GP1_groups[] = { |
| "gpio24", "gpio86", |
| }; |
| static const char * const pbs8_groups[] = { |
| "gpio24", |
| }; |
| static const char * const phase_flag13_groups[] = { |
| "gpio24", |
| }; |
| static const char * const dac_calib11_groups[] = { |
| "gpio24", |
| }; |
| static const char * const atest_usb22_groups[] = { |
| "gpio24", |
| }; |
| static const char * const cci_async_groups[] = { |
| "gpio25", |
| }; |
| static const char * const CCI_TIMER0_groups[] = { |
| "gpio25", |
| }; |
| static const char * const pbs9_groups[] = { |
| "gpio25", |
| }; |
| static const char * const phase_flag14_groups[] = { |
| "gpio25", |
| }; |
| static const char * const dac_calib12_groups[] = { |
| "gpio25", |
| }; |
| static const char * const atest_usb23_groups[] = { |
| "gpio25", |
| }; |
| static const char * const pbs10_groups[] = { |
| "gpio26", |
| }; |
| static const char * const phase_flag15_groups[] = { |
| "gpio26", |
| }; |
| static const char * const dac_calib13_groups[] = { |
| "gpio26", |
| }; |
| static const char * const atest_usb2_groups[] = { |
| "gpio26", |
| }; |
| static const char * const vsense_trigger_groups[] = { |
| "gpio26", |
| }; |
| static const char * const qdss_cti_groups[] = { |
| "gpio27", "gpio28", "gpio72", "gpio73", "gpio96", "gpio97", |
| }; |
| static const char * const CCI_TIMER2_groups[] = { |
| "gpio28", |
| }; |
| static const char * const pwm_1_groups[] = { |
| "gpio28", |
| }; |
| static const char * const phase_flag16_groups[] = { |
| "gpio29", |
| }; |
| static const char * const dac_calib14_groups[] = { |
| "gpio29", |
| }; |
| static const char * const atest_char_groups[] = { |
| "gpio29", |
| }; |
| static const char * const phase_flag17_groups[] = { |
| "gpio30", |
| }; |
| static const char * const dac_calib15_groups[] = { |
| "gpio30", |
| }; |
| static const char * const atest_char0_groups[] = { |
| "gpio30", |
| }; |
| static const char * const GP_PDM0_groups[] = { |
| "gpio31", "gpio95", |
| }; |
| static const char * const phase_flag18_groups[] = { |
| "gpio31", |
| }; |
| static const char * const dac_calib16_groups[] = { |
| "gpio31", |
| }; |
| static const char * const atest_char1_groups[] = { |
| "gpio31", |
| }; |
| static const char * const CCI_TIMER3_groups[] = { |
| "gpio32", |
| }; |
| static const char * const GP_PDM1_groups[] = { |
| "gpio32", "gpio96", |
| }; |
| static const char * const phase_flag19_groups[] = { |
| "gpio32", |
| }; |
| static const char * const dac_calib17_groups[] = { |
| "gpio32", |
| }; |
| static const char * const atest_char2_groups[] = { |
| "gpio32", |
| }; |
| static const char * const GP_PDM2_groups[] = { |
| "gpio33", "gpio97", |
| }; |
| static const char * const phase_flag20_groups[] = { |
| "gpio33", |
| }; |
| static const char * const dac_calib18_groups[] = { |
| "gpio33", |
| }; |
| static const char * const atest_char3_groups[] = { |
| "gpio33", |
| }; |
| static const char * const phase_flag21_groups[] = { |
| "gpio35", |
| }; |
| static const char * const phase_flag22_groups[] = { |
| "gpio36", |
| }; |
| static const char * const char_exec_groups[] = { |
| "gpio37", "gpio38", |
| }; |
| static const char * const NAV_GPIO_groups[] = { |
| "gpio42", "gpio47", "gpio52", "gpio95", "gpio96", "gpio97", "gpio106", |
| "gpio107", "gpio108", |
| }; |
| static const char * const phase_flag23_groups[] = { |
| "gpio43", |
| }; |
| static const char * const phase_flag24_groups[] = { |
| "gpio44", |
| }; |
| static const char * const phase_flag25_groups[] = { |
| "gpio45", |
| }; |
| static const char * const pbs14_groups[] = { |
| "gpio47", |
| }; |
| static const char * const qdss_gpio14_groups[] = { |
| "gpio47", "gpio94", |
| }; |
| static const char * const vfr_1_groups[] = { |
| "gpio48", |
| }; |
| static const char * const pbs15_groups[] = { |
| "gpio48", |
| }; |
| static const char * const qdss_gpio15_groups[] = { |
| "gpio48", "gpio95", |
| }; |
| static const char * const PA_INDICATOR_groups[] = { |
| "gpio49", |
| }; |
| static const char * const pwm_2_groups[] = { |
| "gpio51", |
| }; |
| static const char * const gsm1_tx_groups[] = { |
| "gpio53", |
| }; |
| static const char * const SSBI_WTR1_groups[] = { |
| "gpio59", "gpio60", |
| }; |
| static const char * const pll_bypassnl_groups[] = { |
| "gpio62", |
| }; |
| static const char * const pll_reset_groups[] = { |
| "gpio63", |
| }; |
| static const char * const phase_flag26_groups[] = { |
| "gpio63", |
| }; |
| static const char * const ddr_pxi0_groups[] = { |
| "gpio63", "gpio64", |
| }; |
| static const char * const gsm0_tx_groups[] = { |
| "gpio64", |
| }; |
| static const char * const phase_flag27_groups[] = { |
| "gpio64", |
| }; |
| static const char * const GCC_GP2_groups[] = { |
| "gpio69", "gpio107", |
| }; |
| static const char * const qdss_gpio12_groups[] = { |
| "gpio69", "gpio90", |
| }; |
| static const char * const ddr_pxi1_groups[] = { |
| "gpio69", "gpio70", |
| }; |
| static const char * const GCC_GP3_groups[] = { |
| "gpio70", "gpio106", |
| }; |
| static const char * const qdss_gpio13_groups[] = { |
| "gpio70", "gpio91", |
| }; |
| static const char * const dbg_out_groups[] = { |
| "gpio71", |
| }; |
| static const char * const uim2_data_groups[] = { |
| "gpio72", |
| }; |
| static const char * const pwm_3_groups[] = { |
| "gpio72", |
| }; |
| static const char * const uim2_clk_groups[] = { |
| "gpio73", |
| }; |
| static const char * const uim2_reset_groups[] = { |
| "gpio74", |
| }; |
| static const char * const pwm_4_groups[] = { |
| "gpio74", |
| }; |
| static const char * const uim2_present_groups[] = { |
| "gpio75", |
| }; |
| static const char * const pwm_5_groups[] = { |
| "gpio75", |
| }; |
| static const char * const uim1_data_groups[] = { |
| "gpio76", |
| }; |
| static const char * const uim1_clk_groups[] = { |
| "gpio77", |
| }; |
| static const char * const uim1_reset_groups[] = { |
| "gpio78", |
| }; |
| static const char * const uim1_present_groups[] = { |
| "gpio79", |
| }; |
| static const char * const dac_calib19_groups[] = { |
| "gpio80", |
| }; |
| static const char * const mdp_vsync_groups[] = { |
| "gpio81", "gpio96", "gpio97", |
| }; |
| static const char * const dac_calib20_groups[] = { |
| "gpio81", |
| }; |
| static const char * const dac_calib21_groups[] = { |
| "gpio82", |
| }; |
| static const char * const pwm_6_groups[] = { |
| "gpio82", |
| }; |
| static const char * const atest_bbrx1_groups[] = { |
| "gpio86", |
| }; |
| static const char * const pbs11_groups[] = { |
| "gpio87", |
| }; |
| static const char * const usb_phy_groups[] = { |
| "gpio89", |
| }; |
| static const char * const atest_bbrx0_groups[] = { |
| "gpio89", |
| }; |
| static const char * const pwm_7_groups[] = { |
| "gpio89", |
| }; |
| static const char * const mss_lte_groups[] = { |
| "gpio90", "gpio91", |
| }; |
| static const char * const pbs12_groups[] = { |
| "gpio90", |
| }; |
| static const char * const pbs13_groups[] = { |
| "gpio91", |
| }; |
| static const char * const wlan1_adc0_groups[] = { |
| "gpio94", |
| }; |
| static const char * const wlan1_adc1_groups[] = { |
| "gpio95", |
| }; |
| static const char * const sd_write_groups[] = { |
| "gpio96", |
| }; |
| static const char * const JITTER_BIST_groups[] = { |
| "gpio96", "gpio97", |
| }; |
| static const char * const atest_gpsadc_dtest0_native_groups[] = { |
| "gpio100", |
| }; |
| static const char * const atest_gpsadc_dtest1_native_groups[] = { |
| "gpio101", |
| }; |
| static const char * const phase_flag28_groups[] = { |
| "gpio102", |
| }; |
| static const char * const dac_calib22_groups[] = { |
| "gpio102", |
| }; |
| static const char * const ddr_pxi2_groups[] = { |
| "gpio102", "gpio103", |
| }; |
| static const char * const phase_flag29_groups[] = { |
| "gpio103", |
| }; |
| static const char * const dac_calib23_groups[] = { |
| "gpio103", |
| }; |
| static const char * const phase_flag30_groups[] = { |
| "gpio104", |
| }; |
| static const char * const dac_calib24_groups[] = { |
| "gpio104", |
| }; |
| static const char * const ddr_pxi3_groups[] = { |
| "gpio104", "gpio105", |
| }; |
| static const char * const pwm_8_groups[] = { |
| "gpio104", |
| }; |
| static const char * const phase_flag31_groups[] = { |
| "gpio105", |
| }; |
| static const char * const dac_calib25_groups[] = { |
| "gpio105", |
| }; |
| static const char * const pwm_9_groups[] = { |
| "gpio115", |
| }; |
| |
| static const struct msm_function scuba_functions[] = { |
| FUNCTION(qup0), |
| FUNCTION(gpio), |
| FUNCTION(ddr_bist), |
| FUNCTION(phase_flag0), |
| FUNCTION(qdss_gpio8), |
| FUNCTION(atest_tsens), |
| FUNCTION(mpm_pwr), |
| FUNCTION(m_voc), |
| FUNCTION(phase_flag1), |
| FUNCTION(qdss_gpio9), |
| FUNCTION(atest_tsens2), |
| FUNCTION(phase_flag2), |
| FUNCTION(qdss_gpio10), |
| FUNCTION(dac_calib0), |
| FUNCTION(atest_usb10), |
| FUNCTION(phase_flag3), |
| FUNCTION(qdss_gpio11), |
| FUNCTION(dac_calib1), |
| FUNCTION(atest_usb11), |
| FUNCTION(qup1), |
| FUNCTION(CRI_TRNG0), |
| FUNCTION(phase_flag4), |
| FUNCTION(dac_calib2), |
| FUNCTION(atest_usb12), |
| FUNCTION(CRI_TRNG1), |
| FUNCTION(phase_flag5), |
| FUNCTION(dac_calib3), |
| FUNCTION(atest_usb13), |
| FUNCTION(qup2), |
| FUNCTION(phase_flag6), |
| FUNCTION(dac_calib4), |
| FUNCTION(atest_usb1), |
| FUNCTION(qup3), |
| FUNCTION(pbs_out), |
| FUNCTION(PLL_BIST), |
| FUNCTION(qdss_gpio), |
| FUNCTION(tsense_pwm), |
| FUNCTION(AGERA_PLL), |
| FUNCTION(pbs0), |
| FUNCTION(qdss_gpio0), |
| FUNCTION(pbs1), |
| FUNCTION(qdss_gpio1), |
| FUNCTION(qup4), |
| FUNCTION(tgu_ch0), |
| FUNCTION(tgu_ch1), |
| FUNCTION(qup5), |
| FUNCTION(tgu_ch2), |
| FUNCTION(phase_flag7), |
| FUNCTION(qdss_gpio4), |
| FUNCTION(dac_calib5), |
| FUNCTION(tgu_ch3), |
| FUNCTION(phase_flag8), |
| FUNCTION(qdss_gpio5), |
| FUNCTION(dac_calib6), |
| FUNCTION(phase_flag9), |
| FUNCTION(qdss_gpio6), |
| FUNCTION(dac_calib7), |
| FUNCTION(phase_flag10), |
| FUNCTION(qdss_gpio7), |
| FUNCTION(dac_calib8), |
| FUNCTION(SDC2_TB), |
| FUNCTION(CRI_TRNG), |
| FUNCTION(pbs2), |
| FUNCTION(qdss_gpio2), |
| FUNCTION(pwm_0), |
| FUNCTION(SDC1_TB), |
| FUNCTION(pbs3), |
| FUNCTION(qdss_gpio3), |
| FUNCTION(cam_mclk), |
| FUNCTION(pbs4), |
| FUNCTION(adsp_ext), |
| FUNCTION(pbs5), |
| FUNCTION(cci_i2c), |
| FUNCTION(prng_rosc), |
| FUNCTION(pbs6), |
| FUNCTION(phase_flag11), |
| FUNCTION(dac_calib9), |
| FUNCTION(atest_usb20), |
| FUNCTION(pbs7), |
| FUNCTION(phase_flag12), |
| FUNCTION(dac_calib10), |
| FUNCTION(atest_usb21), |
| FUNCTION(CCI_TIMER1), |
| FUNCTION(GCC_GP1), |
| FUNCTION(pbs8), |
| FUNCTION(phase_flag13), |
| FUNCTION(dac_calib11), |
| FUNCTION(atest_usb22), |
| FUNCTION(cci_async), |
| FUNCTION(CCI_TIMER0), |
| FUNCTION(pbs9), |
| FUNCTION(phase_flag14), |
| FUNCTION(dac_calib12), |
| FUNCTION(atest_usb23), |
| FUNCTION(pbs10), |
| FUNCTION(phase_flag15), |
| FUNCTION(dac_calib13), |
| FUNCTION(atest_usb2), |
| FUNCTION(vsense_trigger), |
| FUNCTION(qdss_cti), |
| FUNCTION(CCI_TIMER2), |
| FUNCTION(pwm_1), |
| FUNCTION(phase_flag16), |
| FUNCTION(dac_calib14), |
| FUNCTION(atest_char), |
| FUNCTION(phase_flag17), |
| FUNCTION(dac_calib15), |
| FUNCTION(atest_char0), |
| FUNCTION(GP_PDM0), |
| FUNCTION(phase_flag18), |
| FUNCTION(dac_calib16), |
| FUNCTION(atest_char1), |
| FUNCTION(CCI_TIMER3), |
| FUNCTION(GP_PDM1), |
| FUNCTION(phase_flag19), |
| FUNCTION(dac_calib17), |
| FUNCTION(atest_char2), |
| FUNCTION(GP_PDM2), |
| FUNCTION(phase_flag20), |
| FUNCTION(dac_calib18), |
| FUNCTION(atest_char3), |
| FUNCTION(phase_flag21), |
| FUNCTION(phase_flag22), |
| FUNCTION(char_exec), |
| FUNCTION(NAV_GPIO), |
| FUNCTION(phase_flag23), |
| FUNCTION(phase_flag24), |
| FUNCTION(phase_flag25), |
| FUNCTION(pbs14), |
| FUNCTION(qdss_gpio14), |
| FUNCTION(vfr_1), |
| FUNCTION(pbs15), |
| FUNCTION(qdss_gpio15), |
| FUNCTION(PA_INDICATOR), |
| FUNCTION(pwm_2), |
| FUNCTION(gsm1_tx), |
| FUNCTION(SSBI_WTR1), |
| FUNCTION(pll_bypassnl), |
| FUNCTION(pll_reset), |
| FUNCTION(phase_flag26), |
| FUNCTION(ddr_pxi0), |
| FUNCTION(gsm0_tx), |
| FUNCTION(phase_flag27), |
| FUNCTION(GCC_GP2), |
| FUNCTION(qdss_gpio12), |
| FUNCTION(ddr_pxi1), |
| FUNCTION(GCC_GP3), |
| FUNCTION(qdss_gpio13), |
| FUNCTION(dbg_out), |
| FUNCTION(uim2_data), |
| FUNCTION(pwm_3), |
| FUNCTION(uim2_clk), |
| FUNCTION(uim2_reset), |
| FUNCTION(pwm_4), |
| FUNCTION(uim2_present), |
| FUNCTION(pwm_5), |
| FUNCTION(uim1_data), |
| FUNCTION(uim1_clk), |
| FUNCTION(uim1_reset), |
| FUNCTION(uim1_present), |
| FUNCTION(dac_calib19), |
| FUNCTION(mdp_vsync), |
| FUNCTION(dac_calib20), |
| FUNCTION(dac_calib21), |
| FUNCTION(pwm_6), |
| FUNCTION(atest_bbrx1), |
| FUNCTION(pbs11), |
| FUNCTION(usb_phy), |
| FUNCTION(atest_bbrx0), |
| FUNCTION(pwm_7), |
| FUNCTION(mss_lte), |
| FUNCTION(pbs12), |
| FUNCTION(pbs13), |
| FUNCTION(wlan1_adc0), |
| FUNCTION(wlan1_adc1), |
| FUNCTION(sd_write), |
| FUNCTION(JITTER_BIST), |
| FUNCTION(atest_gpsadc_dtest0_native), |
| FUNCTION(atest_gpsadc_dtest1_native), |
| FUNCTION(phase_flag28), |
| FUNCTION(dac_calib22), |
| FUNCTION(ddr_pxi2), |
| FUNCTION(phase_flag29), |
| FUNCTION(dac_calib23), |
| FUNCTION(phase_flag30), |
| FUNCTION(dac_calib24), |
| FUNCTION(ddr_pxi3), |
| FUNCTION(pwm_8), |
| FUNCTION(phase_flag31), |
| FUNCTION(dac_calib25), |
| FUNCTION(pwm_9), |
| }; |
| |
| /* Every pin is maintained as a single group, and missing or non-existing pin |
| * would be maintained as dummy group to synchronize pin group index with |
| * pin descriptor registered with pinctrl core. |
| * Clients would not be able to request these dummy pin groups. |
| */ |
| static const struct msm_pingroup scuba_groups[] = { |
| [0] = PINGROUP(0, qup0, m_voc, ddr_bist, NA, phase_flag0, qdss_gpio8, |
| atest_tsens, NA, NA, 0x7F000, 0), |
| [1] = PINGROUP(1, qup0, mpm_pwr, ddr_bist, NA, phase_flag1, qdss_gpio9, |
| atest_tsens2, NA, NA, 0, -1), |
| [2] = PINGROUP(2, qup0, ddr_bist, NA, phase_flag2, qdss_gpio10, |
| dac_calib0, atest_usb10, NA, NA, 0, -1), |
| [3] = PINGROUP(3, qup0, ddr_bist, NA, phase_flag3, qdss_gpio11, |
| dac_calib1, atest_usb11, NA, NA, 0x7F000, 1), |
| [4] = PINGROUP(4, qup1, CRI_TRNG0, NA, phase_flag4, dac_calib2, |
| atest_usb12, NA, NA, NA, 0x7F000, 2), |
| [5] = PINGROUP(5, qup1, CRI_TRNG1, NA, phase_flag5, dac_calib3, |
| atest_usb13, NA, NA, NA, 0, -1), |
| [6] = PINGROUP(6, qup2, NA, phase_flag6, dac_calib4, atest_usb1, NA, |
| NA, NA, NA, 0x7F000, 3), |
| [7] = PINGROUP(7, qup2, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [8] = PINGROUP(8, qup3, pbs_out, PLL_BIST, NA, qdss_gpio, NA, |
| tsense_pwm, NA, NA, 0x7F008, 0), |
| [9] = PINGROUP(9, qup3, pbs_out, PLL_BIST, NA, qdss_gpio, NA, NA, NA, |
| NA, 0, -1), |
| [10] = PINGROUP(10, qup3, AGERA_PLL, NA, pbs0, qdss_gpio0, NA, NA, NA, |
| NA, 0, -1), |
| [11] = PINGROUP(11, qup3, AGERA_PLL, NA, pbs1, qdss_gpio1, NA, NA, NA, |
| NA, 0x7F008, 1), |
| [12] = PINGROUP(12, qup4, tgu_ch0, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [13] = PINGROUP(13, qup4, tgu_ch1, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F000, 4), |
| [14] = PINGROUP(14, qup5, tgu_ch2, NA, phase_flag7, qdss_gpio4, |
| dac_calib5, NA, NA, NA, 0x7F000, 5), |
| [15] = PINGROUP(15, qup5, tgu_ch3, NA, phase_flag8, qdss_gpio5, |
| dac_calib6, NA, NA, NA, 0, -1), |
| [16] = PINGROUP(16, qup5, NA, phase_flag9, qdss_gpio6, dac_calib7, NA, |
| NA, NA, NA, 0, -1), |
| [17] = PINGROUP(17, qup5, NA, phase_flag10, qdss_gpio7, dac_calib8, NA, |
| NA, NA, NA, 0x7F000, 6), |
| [18] = PINGROUP(18, SDC2_TB, CRI_TRNG, pbs2, qdss_gpio2, NA, pwm_0, NA, |
| NA, NA, 0x7F008, 2), |
| [19] = PINGROUP(19, SDC1_TB, pbs3, qdss_gpio3, NA, NA, NA, NA, NA, NA, |
| 0x7F008, 3), |
| [20] = PINGROUP(20, cam_mclk, pbs4, qdss_gpio4, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [21] = PINGROUP(21, cam_mclk, adsp_ext, pbs5, qdss_gpio5, NA, NA, NA, |
| NA, NA, 0, -1), |
| [22] = PINGROUP(22, cci_i2c, prng_rosc, NA, pbs6, phase_flag11, |
| qdss_gpio6, dac_calib9, atest_usb20, NA, 0, -1), |
| [23] = PINGROUP(23, cci_i2c, prng_rosc, NA, pbs7, phase_flag12, |
| qdss_gpio7, dac_calib10, atest_usb21, NA, 0, -1), |
| [24] = PINGROUP(24, CCI_TIMER1, GCC_GP1, NA, pbs8, phase_flag13, |
| qdss_gpio8, dac_calib11, atest_usb22, NA, 0x7F008, 4), |
| [25] = PINGROUP(25, cci_async, CCI_TIMER0, NA, pbs9, phase_flag14, |
| qdss_gpio9, dac_calib12, atest_usb23, NA, 0x7F008, 5), |
| [26] = PINGROUP(26, NA, pbs10, phase_flag15, qdss_gpio10, dac_calib13, |
| atest_usb2, vsense_trigger, NA, NA, 0, -1), |
| [27] = PINGROUP(27, cam_mclk, qdss_cti, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F008, 6), |
| [28] = PINGROUP(28, cam_mclk, CCI_TIMER2, qdss_cti, NA, pwm_1, NA, NA, |
| NA, NA, 0x7F008, 7), |
| [29] = PINGROUP(29, cci_i2c, NA, phase_flag16, dac_calib14, atest_char, |
| NA, NA, NA, NA, 0, -1), |
| [30] = PINGROUP(30, cci_i2c, NA, phase_flag17, dac_calib15, |
| atest_char0, NA, NA, NA, NA, 0, -1), |
| [31] = PINGROUP(31, GP_PDM0, NA, phase_flag18, dac_calib16, |
| atest_char1, NA, NA, NA, NA, 0x7F008, 8), |
| [32] = PINGROUP(32, CCI_TIMER3, GP_PDM1, NA, phase_flag19, dac_calib17, |
| atest_char2, NA, NA, NA, 0x7F008, 9), |
| [33] = PINGROUP(33, GP_PDM2, NA, phase_flag20, dac_calib18, |
| atest_char3, NA, NA, NA, NA, 0x7F008, 10), |
| [34] = PINGROUP(34, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F008, 11), |
| [35] = PINGROUP(35, NA, phase_flag21, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F008, 12), |
| [36] = PINGROUP(36, NA, phase_flag22, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F008, 13), |
| [37] = PINGROUP(37, NA, NA, char_exec, NA, NA, NA, NA, NA, NA, 0, -1), |
| [38] = PINGROUP(38, NA, NA, NA, char_exec, NA, NA, NA, NA, NA, 0, -1), |
| [39] = PINGROUP(39, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F008, 14), |
| [40] = PINGROUP(40, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [41] = PINGROUP(41, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [42] = PINGROUP(42, NA, NAV_GPIO, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [43] = PINGROUP(43, NA, NA, phase_flag23, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [44] = PINGROUP(44, NA, NA, phase_flag24, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [45] = PINGROUP(45, NA, NA, phase_flag25, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [46] = PINGROUP(46, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F008, 15), |
| [47] = PINGROUP(47, NA, NAV_GPIO, pbs14, qdss_gpio14, NA, NA, NA, NA, |
| NA, 0, -1), |
| [48] = PINGROUP(48, NA, vfr_1, NA, pbs15, qdss_gpio15, NA, NA, NA, NA, |
| 0, -1), |
| [49] = PINGROUP(49, NA, PA_INDICATOR, NA, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [50] = PINGROUP(50, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [51] = PINGROUP(51, NA, NA, NA, pwm_2, NA, NA, NA, NA, NA, 0, -1), |
| [52] = PINGROUP(52, NA, NAV_GPIO, pbs_out, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [53] = PINGROUP(53, NA, gsm1_tx, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [54] = PINGROUP(54, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [55] = PINGROUP(55, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [56] = PINGROUP(56, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [57] = PINGROUP(57, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [58] = PINGROUP(58, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [59] = PINGROUP(59, NA, SSBI_WTR1, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [60] = PINGROUP(60, NA, SSBI_WTR1, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [61] = PINGROUP(61, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [62] = PINGROUP(62, NA, pll_bypassnl, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F00C, 0), |
| [63] = PINGROUP(63, pll_reset, NA, phase_flag26, ddr_pxi0, NA, NA, NA, |
| NA, NA, 0x7F00C, 1), |
| [64] = PINGROUP(64, gsm0_tx, NA, phase_flag27, ddr_pxi0, NA, NA, NA, |
| NA, NA, 0x7F00C, 2), |
| [65] = PINGROUP(65, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F000, 7), |
| [66] = PINGROUP(66, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F000, 8), |
| [67] = PINGROUP(67, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F000, 9), |
| [68] = PINGROUP(68, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [69] = PINGROUP(69, qup1, GCC_GP2, qdss_gpio12, ddr_pxi1, NA, NA, NA, |
| NA, NA, 0x7F000, 10), |
| [70] = PINGROUP(70, qup1, GCC_GP3, qdss_gpio13, ddr_pxi1, NA, NA, NA, |
| NA, NA, 0x7F000, 11), |
| [71] = PINGROUP(71, qup2, dbg_out, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [72] = PINGROUP(72, uim2_data, qdss_cti, NA, pwm_3, NA, NA, NA, NA, NA, |
| 0x7F010, 3), |
| [73] = PINGROUP(73, uim2_clk, NA, qdss_cti, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [74] = PINGROUP(74, uim2_reset, NA, NA, pwm_4, NA, NA, NA, NA, NA, |
| 0, -1), |
| [75] = PINGROUP(75, uim2_present, NA, NA, pwm_5, NA, NA, NA, NA, NA, |
| 0x7F010, 4), |
| [76] = PINGROUP(76, uim1_data, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [77] = PINGROUP(77, uim1_clk, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [78] = PINGROUP(78, uim1_reset, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [79] = PINGROUP(79, uim1_present, NA, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F010, 5), |
| [80] = PINGROUP(80, qup2, dac_calib19, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F000, 12), |
| [81] = PINGROUP(81, mdp_vsync, mdp_vsync, mdp_vsync, dac_calib20, NA, |
| NA, NA, NA, NA, 0x7F000, 13), |
| [82] = PINGROUP(82, qup0, dac_calib21, NA, pwm_6, NA, NA, NA, NA, NA, |
| 0, -1), |
| [83] = PINGROUP(83, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F000, 14), |
| [84] = PINGROUP(84, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F000, 15), |
| [85] = PINGROUP(85, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F004, 0), |
| [86] = PINGROUP(86, qup0, GCC_GP1, atest_bbrx1, NA, NA, NA, NA, NA, NA, |
| 0x7F004, 1), |
| [87] = PINGROUP(87, pbs11, qdss_gpio11, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F00C, 3), |
| [88] = PINGROUP(88, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F00C, 4), |
| [89] = PINGROUP(89, usb_phy, atest_bbrx0, NA, pwm_7, NA, NA, NA, NA, |
| NA, 0x7F004, 2), |
| [90] = PINGROUP(90, mss_lte, pbs12, qdss_gpio12, NA, NA, NA, NA, NA, |
| NA, 0, -1), |
| [91] = PINGROUP(91, mss_lte, pbs13, qdss_gpio13, NA, NA, NA, NA, NA, |
| NA, 0x7F00C, 5), |
| [92] = PINGROUP(92, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [93] = PINGROUP(93, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F004, 3), |
| [94] = PINGROUP(94, NA, qdss_gpio14, wlan1_adc0, NA, NA, NA, NA, NA, |
| NA, 0x7F004, 4), |
| [95] = PINGROUP(95, NAV_GPIO, GP_PDM0, qdss_gpio15, wlan1_adc1, NA, NA, |
| NA, NA, NA, 0x7F004, 5), |
| [96] = PINGROUP(96, qup4, NAV_GPIO, mdp_vsync, GP_PDM1, sd_write, |
| JITTER_BIST, qdss_cti, qdss_cti, NA, 0x7F004, 6), |
| [97] = PINGROUP(97, qup4, NAV_GPIO, mdp_vsync, GP_PDM2, JITTER_BIST, |
| qdss_cti, qdss_cti, NA, NA, 0x7F004, 7), |
| [98] = PINGROUP(98, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [99] = PINGROUP(99, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F010, 6), |
| [100] = PINGROUP(100, atest_gpsadc_dtest0_native, NA, NA, NA, NA, NA, |
| NA, NA, NA, 0, -1), |
| [101] = PINGROUP(101, atest_gpsadc_dtest1_native, NA, NA, NA, NA, NA, |
| NA, NA, NA, 0x7F010, 7), |
| [102] = PINGROUP(102, NA, phase_flag28, dac_calib22, ddr_pxi2, NA, NA, |
| NA, NA, NA, 0x7F010, 8), |
| [103] = PINGROUP(103, NA, phase_flag29, dac_calib23, ddr_pxi2, NA, NA, |
| NA, NA, NA, 0x7F010, 9), |
| [104] = PINGROUP(104, NA, phase_flag30, qdss_gpio1, dac_calib24, |
| ddr_pxi3, NA, pwm_8, NA, NA, 0x7F010, 10), |
| [105] = PINGROUP(105, NA, phase_flag31, qdss_gpio, dac_calib25, |
| ddr_pxi3, NA, NA, NA, NA, 0x7F010, 11), |
| [106] = PINGROUP(106, NAV_GPIO, GCC_GP3, qdss_gpio, NA, NA, NA, NA, NA, |
| NA, 0x7F010, 12), |
| [107] = PINGROUP(107, NAV_GPIO, GCC_GP2, qdss_gpio0, NA, NA, NA, NA, |
| NA, NA, 0x7F010, 13), |
| [108] = PINGROUP(108, NAV_GPIO, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [109] = PINGROUP(109, NA, qdss_gpio2, NA, NA, NA, NA, NA, NA, NA, |
| 0x7F010, 14), |
| [110] = PINGROUP(110, NA, qdss_gpio3, NA, NA, NA, NA, NA, NA, NA, |
| 0, -1), |
| [111] = PINGROUP(111, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [112] = PINGROUP(112, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F010, 15), |
| [113] = PINGROUP(113, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [114] = PINGROUP(114, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [115] = PINGROUP(115, NA, pwm_9, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [116] = PINGROUP(116, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [117] = PINGROUP(117, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [118] = PINGROUP(118, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [119] = PINGROUP(119, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [120] = PINGROUP(120, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F004, 8), |
| [121] = PINGROUP(121, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [122] = PINGROUP(122, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7F004, 9), |
| [123] = PINGROUP(123, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [124] = PINGROUP(124, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [125] = PINGROUP(125, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [126] = PINGROUP(126, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), |
| [127] = SDC_QDSD_PINGROUP(sdc1_rclk, 0x84004, 0, 0), |
| [128] = SDC_QDSD_PINGROUP(sdc1_clk, 0x84000, 13, 6), |
| [129] = SDC_QDSD_PINGROUP(sdc1_cmd, 0x84000, 11, 3), |
| [130] = SDC_QDSD_PINGROUP(sdc1_data, 0x84000, 9, 0), |
| [131] = SDC_QDSD_PINGROUP(sdc2_clk, 0x86000, 14, 6), |
| [132] = SDC_QDSD_PINGROUP(sdc2_cmd, 0x86000, 11, 3), |
| [133] = SDC_QDSD_PINGROUP(sdc2_data, 0x86000, 9, 0), |
| }; |
| |
| static const struct msm_pinctrl_soc_data scuba_pinctrl = { |
| .pins = scuba_pins, |
| .npins = ARRAY_SIZE(scuba_pins), |
| .functions = scuba_functions, |
| .nfunctions = ARRAY_SIZE(scuba_functions), |
| .groups = scuba_groups, |
| .ngroups = ARRAY_SIZE(scuba_groups), |
| .ngpios = 127, |
| }; |
| |
| static int scuba_pinctrl_probe(struct platform_device *pdev) |
| { |
| return msm_pinctrl_probe(pdev, &scuba_pinctrl); |
| } |
| |
| static const struct of_device_id scuba_pinctrl_of_match[] = { |
| { .compatible = "qcom,scuba-pinctrl", }, |
| { }, |
| }; |
| |
| static struct platform_driver scuba_pinctrl_driver = { |
| .driver = { |
| .name = "scuba-pinctrl", |
| .of_match_table = scuba_pinctrl_of_match, |
| }, |
| .probe = scuba_pinctrl_probe, |
| .remove = msm_pinctrl_remove, |
| }; |
| |
| static int __init scuba_pinctrl_init(void) |
| { |
| return platform_driver_register(&scuba_pinctrl_driver); |
| } |
| arch_initcall(scuba_pinctrl_init); |
| |
| static void __exit scuba_pinctrl_exit(void) |
| { |
| platform_driver_unregister(&scuba_pinctrl_driver); |
| } |
| module_exit(scuba_pinctrl_exit); |
| |
| MODULE_DESCRIPTION("QTI scuba pinctrl driver"); |
| MODULE_LICENSE("GPL v2"); |
| MODULE_DEVICE_TABLE(of, scuba_pinctrl_of_match); |