blob: 33789510e663f96594468e0eab258ff62d524f0b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040028#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000030#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040031#include "amdgpu.h"
32#include "amdgpu_trace.h"
33
Christian König91acbeb2015-12-14 16:42:31 +010034static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020035 struct drm_amdgpu_cs_chunk_fence *data,
36 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010037{
38 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020039 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010040
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010041 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010042 if (gobj == NULL)
43 return -EINVAL;
44
Christian König758ac172016-05-06 22:14:00 +020045 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010046 p->uf_entry.priority = 0;
47 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
48 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010049 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020050
51 size = amdgpu_bo_size(p->uf_entry.robj);
52 if (size != PAGE_SIZE || (data->offset + 8) > size)
53 return -EINVAL;
54
Christian König758ac172016-05-06 22:14:00 +020055 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010056
57 drm_gem_object_unreference_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020058
59 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
60 amdgpu_bo_unref(&p->uf_entry.robj);
61 return -EINVAL;
62 }
63
Christian König91acbeb2015-12-14 16:42:31 +010064 return 0;
65}
66
Alex Xie9211c782017-06-20 16:35:04 -040067static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068{
Christian König4c0b2422016-02-01 11:20:37 +010069 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080070 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 union drm_amdgpu_cs *cs = data;
72 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030073 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010074 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020075 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030076 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030077 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078
Dan Carpenter1d263472015-09-23 13:59:28 +030079 if (cs->in.num_chunks == 0)
80 return 0;
81
82 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
83 if (!chunk_array)
84 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040085
Christian König3cb485f2015-05-11 15:34:59 +020086 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
87 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030088 ret = -EINVAL;
89 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020090 }
Dan Carpenter1d263472015-09-23 13:59:28 +030091
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 /* get chunks */
Alex Xief4e7c7c2017-04-05 16:54:34 -040093 chunk_array_user = (uint64_t __user *)(uintptr_t)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094 if (copy_from_user(chunk_array, chunk_array_user,
95 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +030096 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +010097 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 }
99
100 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800101 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300103 if (!p->chunks) {
104 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100105 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
108 for (i = 0; i < p->nchunks; i++) {
109 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
110 struct drm_amdgpu_cs_chunk user_chunk;
111 uint32_t __user *cdata;
112
Alex Xief4e7c7c2017-04-05 16:54:34 -0400113 chunk_ptr = (void __user *)(uintptr_t)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114 if (copy_from_user(&user_chunk, chunk_ptr,
115 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300116 ret = -EFAULT;
117 i--;
118 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 }
120 p->chunks[i].chunk_id = user_chunk.chunk_id;
121 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122
123 size = p->chunks[i].length_dw;
Alex Xief4e7c7c2017-04-05 16:54:34 -0400124 cdata = (void __user *)(uintptr_t)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125
Michal Hocko20981052017-05-17 14:23:12 +0200126 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300128 ret = -ENOMEM;
129 i--;
130 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 }
132 size *= sizeof(uint32_t);
133 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300134 ret = -EFAULT;
135 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136 }
137
Christian König9a5e8fb2015-06-23 17:07:03 +0200138 switch (p->chunks[i].chunk_id) {
139 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100140 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200141 break;
142
143 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100145 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300146 ret = -EINVAL;
147 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148 }
Christian König91acbeb2015-12-14 16:42:31 +0100149
Christian König758ac172016-05-06 22:14:00 +0200150 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
151 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100152 if (ret)
153 goto free_partial_kdata;
154
Christian König9a5e8fb2015-06-23 17:07:03 +0200155 break;
156
Christian König2b48d322015-06-19 17:31:29 +0200157 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000158 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
159 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200160 break;
161
Christian König9a5e8fb2015-06-23 17:07:03 +0200162 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300163 ret = -EINVAL;
164 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 }
166 }
167
Monk Liuc5637832016-04-19 20:11:32 +0800168 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100169 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100170 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171
Christian Königb5f5acb2016-06-29 13:26:41 +0200172 if (p->uf_entry.robj)
173 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300175 return 0;
176
177free_all_kdata:
178 i = p->nchunks - 1;
179free_partial_kdata:
180 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200181 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300182 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000183 p->chunks = NULL;
184 p->nchunks = 0;
Christian König2a7d9bd2015-12-18 20:33:52 +0100185put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300186 amdgpu_ctx_put(p->ctx);
187free_chunk:
188 kfree(chunk_array);
189
190 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191}
192
Marek Olšák95844d22016-08-17 23:49:27 +0200193/* Convert microseconds to bytes. */
194static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
195{
196 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
197 return 0;
198
199 /* Since accum_us is incremented by a million per second, just
200 * multiply it by the number of MB/s to get the number of bytes.
201 */
202 return us << adev->mm_stats.log2_max_MBps;
203}
204
205static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
206{
207 if (!adev->mm_stats.log2_max_MBps)
208 return 0;
209
210 return bytes >> adev->mm_stats.log2_max_MBps;
211}
212
213/* Returns how many bytes TTM can move right now. If no bytes can be moved,
214 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
215 * which means it can go over the threshold once. If that happens, the driver
216 * will be in debt and no other buffer migrations can be done until that debt
217 * is repaid.
218 *
219 * This approach allows moving a buffer of any size (it's important to allow
220 * that).
221 *
222 * The currency is simply time in microseconds and it increases as the clock
223 * ticks. The accumulated microseconds (us) are converted to bytes and
224 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 */
John Brooks00f06b22017-06-27 22:33:18 -0400226static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
227 u64 *max_bytes,
228 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400229{
Marek Olšák95844d22016-08-17 23:49:27 +0200230 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200231 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400232
Marek Olšák95844d22016-08-17 23:49:27 +0200233 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
234 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235 *
Marek Olšák95844d22016-08-17 23:49:27 +0200236 * It means that in order to get full max MBps, at least 5 IBs per
237 * second must be submitted and not more than 200ms apart from each
238 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400239 */
Marek Olšák95844d22016-08-17 23:49:27 +0200240 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241
John Brooks00f06b22017-06-27 22:33:18 -0400242 if (!adev->mm_stats.log2_max_MBps) {
243 *max_bytes = 0;
244 *max_vis_bytes = 0;
245 return;
246 }
Marek Olšák95844d22016-08-17 23:49:27 +0200247
248 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
249 used_vram = atomic64_read(&adev->vram_usage);
250 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
251
252 spin_lock(&adev->mm_stats.lock);
253
254 /* Increase the amount of accumulated us. */
255 time_us = ktime_to_us(ktime_get());
256 increment_us = time_us - adev->mm_stats.last_update_us;
257 adev->mm_stats.last_update_us = time_us;
258 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
259 us_upper_bound);
260
261 /* This prevents the short period of low performance when the VRAM
262 * usage is low and the driver is in debt or doesn't have enough
263 * accumulated us to fill VRAM quickly.
264 *
265 * The situation can occur in these cases:
266 * - a lot of VRAM is freed by userspace
267 * - the presence of a big buffer causes a lot of evictions
268 * (solution: split buffers into smaller ones)
269 *
270 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
271 * accum_us to a positive number.
272 */
273 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
274 s64 min_us;
275
276 /* Be more aggresive on dGPUs. Try to fill a portion of free
277 * VRAM now.
278 */
279 if (!(adev->flags & AMD_IS_APU))
280 min_us = bytes_to_us(adev, free_vram / 4);
281 else
282 min_us = 0; /* Reset accum_us on APUs. */
283
284 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
285 }
286
John Brooks00f06b22017-06-27 22:33:18 -0400287 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200288 * buffer moves.
289 */
John Brooks00f06b22017-06-27 22:33:18 -0400290 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
291
292 /* Do the same for visible VRAM if half of it is free */
293 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
294 u64 total_vis_vram = adev->mc.visible_vram_size;
295 u64 used_vis_vram = atomic64_read(&adev->vram_vis_usage);
296
297 if (used_vis_vram < total_vis_vram) {
298 u64 free_vis_vram = total_vis_vram - used_vis_vram;
299 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
300 increment_us, us_upper_bound);
301
302 if (free_vis_vram >= total_vis_vram / 2)
303 adev->mm_stats.accum_us_vis =
304 max(bytes_to_us(adev, free_vis_vram / 2),
305 adev->mm_stats.accum_us_vis);
306 }
307
308 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
309 } else {
310 *max_vis_bytes = 0;
311 }
Marek Olšák95844d22016-08-17 23:49:27 +0200312
313 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200314}
315
316/* Report how many bytes have really been moved for the last command
317 * submission. This can result in a debt that can stop buffer migrations
318 * temporarily.
319 */
John Brooks00f06b22017-06-27 22:33:18 -0400320void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
321 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200322{
323 spin_lock(&adev->mm_stats.lock);
324 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400325 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200326 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400327}
328
Chunming Zhou14fd8332016-08-04 13:05:46 +0800329static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
330 struct amdgpu_bo *bo)
331{
Christian Königa7d64de2016-09-15 14:58:48 +0200332 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400333 u64 initial_bytes_moved, bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800334 uint32_t domain;
335 int r;
336
337 if (bo->pin_count)
338 return 0;
339
Marek Olšák95844d22016-08-17 23:49:27 +0200340 /* Don't move this buffer if we have depleted our allowance
341 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800342 */
John Brooks00f06b22017-06-27 22:33:18 -0400343 if (p->bytes_moved < p->bytes_moved_threshold) {
344 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
345 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
346 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
347 * visible VRAM if we've depleted our allowance to do
348 * that.
349 */
350 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
351 domain = bo->prefered_domains;
352 else
353 domain = bo->allowed_domains;
354 } else {
355 domain = bo->prefered_domains;
356 }
357 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800358 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400359 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800360
361retry:
362 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200363 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800364 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400365 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
366 initial_bytes_moved;
367 p->bytes_moved += bytes_moved;
368 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
369 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
370 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
371 p->bytes_moved_vis += bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800372
Christian König1abdc3d2016-08-31 17:28:11 +0200373 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
374 domain = bo->allowed_domains;
375 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 }
377
378 return r;
379}
380
Christian König662bfa62016-09-01 12:13:18 +0200381/* Last resort, try to evict something from the current working set */
382static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200383 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200384{
Christian Königf7da30d2016-09-28 12:03:04 +0200385 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200386 int r;
387
388 if (!p->evictable)
389 return false;
390
391 for (;&p->evictable->tv.head != &p->validated;
392 p->evictable = list_prev_entry(p->evictable, tv.head)) {
393
394 struct amdgpu_bo_list_entry *candidate = p->evictable;
395 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200396 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400397 u64 initial_bytes_moved, bytes_moved;
398 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200399 uint32_t other;
400
401 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200402 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200403 break;
404
405 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
406
407 /* Check if this BO is in one of the domains we need space for */
408 if (!(other & domain))
409 continue;
410
411 /* Check if we can move this BO somewhere else */
412 other = bo->allowed_domains & ~domain;
413 if (!other)
414 continue;
415
416 /* Good we can try to move this BO somewhere else */
417 amdgpu_ttm_placement_from_domain(bo, other);
John Brooks00f06b22017-06-27 22:33:18 -0400418 update_bytes_moved_vis =
419 adev->mc.visible_vram_size < adev->mc.real_vram_size &&
420 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
421 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200422 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200423 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400424 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200425 initial_bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400426 p->bytes_moved += bytes_moved;
427 if (update_bytes_moved_vis)
428 p->bytes_moved_vis += bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200429
430 if (unlikely(r))
431 break;
432
433 p->evictable = list_prev_entry(p->evictable, tv.head);
434 list_move(&candidate->tv.head, &p->validated);
435
436 return true;
437 }
438
439 return false;
440}
441
Christian Königf7da30d2016-09-28 12:03:04 +0200442static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
443{
444 struct amdgpu_cs_parser *p = param;
445 int r;
446
447 do {
448 r = amdgpu_cs_bo_validate(p, bo);
449 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
450 if (r)
451 return r;
452
453 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500454 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200455
456 return r;
457}
458
Baoyou Xie761c2e82016-09-03 13:57:14 +0800459static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200460 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400461{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400462 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463 int r;
464
Christian Königa5b75052015-09-03 16:40:39 +0200465 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100466 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100467 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100468 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469
Christian Königcc325d12016-02-08 11:08:35 +0100470 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
471 if (usermm && usermm != current->mm)
472 return -EPERM;
473
Christian König2f568db2016-02-23 12:36:59 +0100474 /* Check if we have user pages and nobody bound the BO already */
475 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
476 size_t size = sizeof(struct page *);
477
478 size *= bo->tbo.ttm->num_pages;
479 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
480 binding_userptr = true;
481 }
482
Christian König662bfa62016-09-01 12:13:18 +0200483 if (p->evictable == lobj)
484 p->evictable = NULL;
485
Christian Königf7da30d2016-09-28 12:03:04 +0200486 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800487 if (r)
Christian König36409d122015-12-21 20:31:35 +0100488 return r;
Christian König662bfa62016-09-01 12:13:18 +0200489
Christian König2f568db2016-02-23 12:36:59 +0100490 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200491 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100492 lobj->user_pages = NULL;
493 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494 }
495 return 0;
496}
497
Christian König2a7d9bd2015-12-18 20:33:52 +0100498static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
499 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500{
501 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100502 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200503 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800504 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100505 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100506 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507
Christian König2a7d9bd2015-12-18 20:33:52 +0100508 INIT_LIST_HEAD(&p->validated);
509
510 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800511 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100512 need_mmap_lock = p->bo_list->first_userptr !=
513 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100514 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800515 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516
Christian König3c0eea62015-12-11 14:39:05 +0100517 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100518 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400519
Christian König758ac172016-05-06 22:14:00 +0200520 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100521 list_add(&p->uf_entry.tv.head, &p->validated);
522
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 if (need_mmap_lock)
524 down_read(&current->mm->mmap_sem);
525
Christian König2f568db2016-02-23 12:36:59 +0100526 while (1) {
527 struct list_head need_pages;
528 unsigned i;
529
530 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
531 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200532 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800533 if (r != -ERESTARTSYS)
534 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100535 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200536 }
Christian König2f568db2016-02-23 12:36:59 +0100537
538 /* Without a BO list we don't have userptr BOs */
539 if (!p->bo_list)
540 break;
541
542 INIT_LIST_HEAD(&need_pages);
543 for (i = p->bo_list->first_userptr;
544 i < p->bo_list->num_entries; ++i) {
545
546 e = &p->bo_list->array[i];
547
548 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
549 &e->user_invalidated) && e->user_pages) {
550
551 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400552 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100553 */
554 release_pages(e->user_pages,
555 e->robj->tbo.ttm->num_pages,
556 false);
Michal Hocko20981052017-05-17 14:23:12 +0200557 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100558 e->user_pages = NULL;
559 }
560
561 if (e->robj->tbo.ttm->state != tt_bound &&
562 !e->user_pages) {
563 list_del(&e->tv.head);
564 list_add(&e->tv.head, &need_pages);
565
566 amdgpu_bo_unreserve(e->robj);
567 }
568 }
569
570 if (list_empty(&need_pages))
571 break;
572
573 /* Unreserve everything again. */
574 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
575
Marek Olšákf1037952016-07-30 00:48:39 +0200576 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100577 if (!--tries) {
578 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200579 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100580 goto error_free_pages;
581 }
582
Alex Xieeb0f0372017-06-08 14:53:26 -0400583 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100584 list_for_each_entry(e, &need_pages, tv.head) {
585 struct ttm_tt *ttm = e->robj->tbo.ttm;
586
Michal Hocko20981052017-05-17 14:23:12 +0200587 e->user_pages = kvmalloc_array(ttm->num_pages,
588 sizeof(struct page*),
589 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100590 if (!e->user_pages) {
591 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200592 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100593 goto error_free_pages;
594 }
595
596 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
597 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200598 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200599 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100600 e->user_pages = NULL;
601 goto error_free_pages;
602 }
603 }
604
605 /* And try again. */
606 list_splice(&need_pages, &p->validated);
607 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608
John Brooks00f06b22017-06-27 22:33:18 -0400609 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
610 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100611 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400612 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200613 p->evictable = list_last_entry(&p->validated,
614 struct amdgpu_bo_list_entry,
615 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100616
Christian Königf7da30d2016-09-28 12:03:04 +0200617 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
618 amdgpu_cs_validate, p);
619 if (r) {
620 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
621 goto error_validate;
622 }
623
Christian Königf69f90a12015-12-21 19:47:42 +0100624 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200625 if (r) {
626 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200627 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200628 }
Christian Königa5b75052015-09-03 16:40:39 +0200629
Christian Königf69f90a12015-12-21 19:47:42 +0100630 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200631 if (r) {
632 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100633 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200634 }
Christian Königa8480302016-01-05 16:03:39 +0100635
John Brooks00f06b22017-06-27 22:33:18 -0400636 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
637 p->bytes_moved_vis);
Christian König5a712a82016-06-21 16:28:15 +0200638 fpriv->vm.last_eviction_counter =
639 atomic64_read(&p->adev->num_evictions);
640
Christian Königa8480302016-01-05 16:03:39 +0100641 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200642 struct amdgpu_bo *gds = p->bo_list->gds_obj;
643 struct amdgpu_bo *gws = p->bo_list->gws_obj;
644 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100645 struct amdgpu_vm *vm = &fpriv->vm;
646 unsigned i;
647
648 for (i = 0; i < p->bo_list->num_entries; i++) {
649 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
650
651 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
652 }
Christian Königd88bf582016-05-06 17:50:03 +0200653
654 if (gds) {
655 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
656 p->job->gds_size = amdgpu_bo_size(gds);
657 }
658 if (gws) {
659 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
660 p->job->gws_size = amdgpu_bo_size(gws);
661 }
662 if (oa) {
663 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
664 p->job->oa_size = amdgpu_bo_size(oa);
665 }
Christian Königa8480302016-01-05 16:03:39 +0100666 }
Christian Königa5b75052015-09-03 16:40:39 +0200667
Christian Königc855e252016-09-05 17:00:57 +0200668 if (!r && p->uf_entry.robj) {
669 struct amdgpu_bo *uf = p->uf_entry.robj;
670
Christian Königbb990bb2016-09-09 16:32:33 +0200671 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200672 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
673 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200674
Christian Königa5b75052015-09-03 16:40:39 +0200675error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100676 if (r) {
677 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200678 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100679 }
Christian Königa5b75052015-09-03 16:40:39 +0200680
Christian König2f568db2016-02-23 12:36:59 +0100681error_free_pages:
682
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400683 if (need_mmap_lock)
684 up_read(&current->mm->mmap_sem);
685
Christian König2f568db2016-02-23 12:36:59 +0100686 if (p->bo_list) {
687 for (i = p->bo_list->first_userptr;
688 i < p->bo_list->num_entries; ++i) {
689 e = &p->bo_list->array[i];
690
691 if (!e->user_pages)
692 continue;
693
694 release_pages(e->user_pages,
695 e->robj->tbo.ttm->num_pages,
696 false);
Michal Hocko20981052017-05-17 14:23:12 +0200697 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100698 }
699 }
700
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701 return r;
702}
703
704static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
705{
706 struct amdgpu_bo_list_entry *e;
707 int r;
708
709 list_for_each_entry(e, &p->validated, tv.head) {
710 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100711 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712
713 if (r)
714 return r;
715 }
716 return 0;
717}
718
Christian König984810f2015-11-14 21:05:35 +0100719/**
720 * cs_parser_fini() - clean parser states
721 * @parser: parser structure holding parsing context.
722 * @error: error number
723 *
724 * If error is set than unvalidate buffer, otherwise just free memory
725 * used by parsing context.
726 **/
727static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800728{
Christian Königeceb8a12016-01-11 15:35:21 +0100729 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100730 unsigned i;
731
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500733 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
734
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400735 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100736 &parser->validated,
737 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 } else if (backoff) {
739 ttm_eu_backoff_reservation(&parser->ticket,
740 &parser->validated);
741 }
Dave Airlie660e8552017-03-13 22:18:15 +0000742
743 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
744 drm_syncobj_put(parser->post_dep_syncobjs[i]);
745 kfree(parser->post_dep_syncobjs);
746
Chris Wilsonf54d1862016-10-25 13:00:45 +0100747 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100748
Christian König3cb485f2015-05-11 15:34:59 +0200749 if (parser->ctx)
750 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800751 if (parser->bo_list)
752 amdgpu_bo_list_put(parser->bo_list);
753
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400754 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200755 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100757 if (parser->job)
758 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100759 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400760}
761
Junwei Zhangb85891b2017-01-16 13:59:01 +0800762static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763{
764 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800765 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
766 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 struct amdgpu_bo_va *bo_va;
768 struct amdgpu_bo *bo;
769 int i, r;
770
Christian König194d2162016-10-12 15:13:52 +0200771 r = amdgpu_vm_update_directories(adev, vm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400772 if (r)
773 return r;
774
Christian Königa24960f2016-10-12 13:20:52 +0200775 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_dir_update);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200776 if (r)
777 return r;
778
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100779 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400780 if (r)
781 return r;
782
Junwei Zhangb85891b2017-01-16 13:59:01 +0800783 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
784 if (r)
785 return r;
786
787 r = amdgpu_sync_fence(adev, &p->job->sync,
788 fpriv->prt_va->last_pt_update);
789 if (r)
790 return r;
791
Monk Liu24936642017-01-09 15:54:32 +0800792 if (amdgpu_sriov_vf(adev)) {
793 struct dma_fence *f;
794 bo_va = vm->csa_bo_va;
795 BUG_ON(!bo_va);
796 r = amdgpu_vm_bo_update(adev, bo_va, false);
797 if (r)
798 return r;
799
800 f = bo_va->last_pt_update;
801 r = amdgpu_sync_fence(adev, &p->job->sync, f);
802 if (r)
803 return r;
804 }
805
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400806 if (p->bo_list) {
807 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100808 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200809
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 /* ignore duplicates */
811 bo = p->bo_list->array[i].robj;
812 if (!bo)
813 continue;
814
815 bo_va = p->bo_list->array[i].bo_va;
816 if (bo_va == NULL)
817 continue;
818
Christian König99e124f2016-08-16 14:43:17 +0200819 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 if (r)
821 return r;
822
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800823 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100824 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200825 if (r)
826 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827 }
Christian Königb495bd32015-09-10 14:00:35 +0200828
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829 }
830
Christian Könige86f9ce2016-02-08 12:13:05 +0100831 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200832
833 if (amdgpu_vm_debug && p->bo_list) {
834 /* Invalidate all BOs to test for userspace bugs */
835 for (i = 0; i < p->bo_list->num_entries; i++) {
836 /* ignore duplicates */
837 bo = p->bo_list->array[i].robj;
838 if (!bo)
839 continue;
840
841 amdgpu_vm_bo_invalidate(adev, bo);
842 }
843 }
844
845 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846}
847
848static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100849 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850{
Christian Königb07c60c2016-01-31 12:29:04 +0100851 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100853 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854 int i, r;
855
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100857 if (ring->funcs->parse_cs) {
858 for (i = 0; i < p->job->num_ibs; i++) {
859 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860 if (r)
861 return r;
862 }
Christian König45088ef2016-10-05 16:49:19 +0200863 }
864
865 if (p->job->vm) {
Christian König67003a12016-10-12 14:46:26 +0200866 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.bo);
Christian König9a795882016-06-22 14:25:55 +0200867
Junwei Zhangb85891b2017-01-16 13:59:01 +0800868 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200869 if (r)
870 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871 }
872
Christian König9a795882016-06-22 14:25:55 +0200873 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874}
875
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
877 struct amdgpu_cs_parser *parser)
878{
879 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
880 struct amdgpu_vm *vm = &fpriv->vm;
881 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800882 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400883
Christian König50838c82016-02-03 13:44:52 +0100884 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885 struct amdgpu_cs_chunk *chunk;
886 struct amdgpu_ib *ib;
887 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400888 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400889
890 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100891 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
893
894 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
895 continue;
896
Monk Liu65333e42017-03-27 15:14:53 +0800897 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400898 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800899 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
900 ce_preempt++;
901 else
902 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400903 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800904
Monk Liu65333e42017-03-27 15:14:53 +0800905 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
906 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800907 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800908 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800909
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500910 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
911 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200912 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914
Monk Liu2a9ceb82017-03-28 11:00:03 +0800915 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800916 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
917 if (!parser->ctx->preamble_presented) {
918 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
919 parser->ctx->preamble_presented = true;
920 }
921 }
922
Christian Königb07c60c2016-01-31 12:29:04 +0100923 if (parser->job->ring && parser->job->ring != ring)
924 return -EINVAL;
925
926 parser->job->ring = ring;
927
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200929 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200930 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200931 uint64_t offset;
932 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200933
Christian König4802ce12015-06-10 17:20:11 +0200934 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
935 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200936 if (!aobj) {
937 DRM_ERROR("IB va_start is invalid\n");
938 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 }
940
Christian König4802ce12015-06-10 17:20:11 +0200941 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
Christian Königa9f87f62017-03-30 14:03:59 +0200942 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Christian König4802ce12015-06-10 17:20:11 +0200943 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
944 return -EINVAL;
945 }
946
Marek Olšák3ccec532015-06-02 17:44:49 +0200947 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200948 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400950 return r;
951 }
952
Christian Königa9f87f62017-03-30 14:03:59 +0200953 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian König4802ce12015-06-10 17:20:11 +0200954 kptr += chunk_ib->va_start - offset;
955
Christian König45088ef2016-10-05 16:49:19 +0200956 r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957 if (r) {
958 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400959 return r;
960 }
961
962 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
963 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400964 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100965 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966 if (r) {
967 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400968 return r;
969 }
970
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400972
Christian König45088ef2016-10-05 16:49:19 +0200973 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200974 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800975 ib->flags = chunk_ib->flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976 j++;
977 }
978
Christian König758ac172016-05-06 22:14:00 +0200979 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200980 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200981 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
982 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200983 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984
985 return 0;
986}
987
Dave Airlie6f0308e2017-03-09 03:45:52 +0000988static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
989 struct amdgpu_cs_chunk *chunk)
990{
991 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
992 unsigned num_deps;
993 int i, r;
994 struct drm_amdgpu_cs_chunk_dep *deps;
995
996 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
997 num_deps = chunk->length_dw * 4 /
998 sizeof(struct drm_amdgpu_cs_chunk_dep);
999
1000 for (i = 0; i < num_deps; ++i) {
1001 struct amdgpu_ring *ring;
1002 struct amdgpu_ctx *ctx;
1003 struct dma_fence *fence;
1004
1005 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1006 if (ctx == NULL)
1007 return -EINVAL;
1008
1009 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1010 deps[i].ip_type,
1011 deps[i].ip_instance,
1012 deps[i].ring, &ring);
1013 if (r) {
1014 amdgpu_ctx_put(ctx);
1015 return r;
1016 }
1017
1018 fence = amdgpu_ctx_get_fence(ctx, ring,
1019 deps[i].handle);
1020 if (IS_ERR(fence)) {
1021 r = PTR_ERR(fence);
1022 amdgpu_ctx_put(ctx);
1023 return r;
1024 } else if (fence) {
1025 r = amdgpu_sync_fence(p->adev, &p->job->sync,
1026 fence);
1027 dma_fence_put(fence);
1028 amdgpu_ctx_put(ctx);
1029 if (r)
1030 return r;
1031 }
1032 }
1033 return 0;
1034}
1035
Dave Airlie660e8552017-03-13 22:18:15 +00001036static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1037 uint32_t handle)
1038{
1039 int r;
1040 struct dma_fence *fence;
1041 r = drm_syncobj_fence_get(p->filp, handle, &fence);
1042 if (r)
1043 return r;
1044
1045 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
1046 dma_fence_put(fence);
1047
1048 return r;
1049}
1050
1051static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1052 struct amdgpu_cs_chunk *chunk)
1053{
1054 unsigned num_deps;
1055 int i, r;
1056 struct drm_amdgpu_cs_chunk_sem *deps;
1057
1058 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1059 num_deps = chunk->length_dw * 4 /
1060 sizeof(struct drm_amdgpu_cs_chunk_sem);
1061
1062 for (i = 0; i < num_deps; ++i) {
1063 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1064 if (r)
1065 return r;
1066 }
1067 return 0;
1068}
1069
1070static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1071 struct amdgpu_cs_chunk *chunk)
1072{
1073 unsigned num_deps;
1074 int i;
1075 struct drm_amdgpu_cs_chunk_sem *deps;
1076 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1077 num_deps = chunk->length_dw * 4 /
1078 sizeof(struct drm_amdgpu_cs_chunk_sem);
1079
1080 p->post_dep_syncobjs = kmalloc_array(num_deps,
1081 sizeof(struct drm_syncobj *),
1082 GFP_KERNEL);
1083 p->num_post_dep_syncobjs = 0;
1084
1085 for (i = 0; i < num_deps; ++i) {
1086 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1087 if (!p->post_dep_syncobjs[i])
1088 return -EINVAL;
1089 p->num_post_dep_syncobjs++;
1090 }
1091 return 0;
1092}
1093
Christian König2b48d322015-06-19 17:31:29 +02001094static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1095 struct amdgpu_cs_parser *p)
1096{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001097 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001098
Christian König2b48d322015-06-19 17:31:29 +02001099 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001100 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001101
1102 chunk = &p->chunks[i];
1103
Dave Airlie6f0308e2017-03-09 03:45:52 +00001104 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1105 r = amdgpu_cs_process_fence_dep(p, chunk);
1106 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001107 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001108 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1109 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1110 if (r)
1111 return r;
1112 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1113 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1114 if (r)
1115 return r;
Christian König2b48d322015-06-19 17:31:29 +02001116 }
1117 }
1118
1119 return 0;
1120}
1121
Dave Airlie660e8552017-03-13 22:18:15 +00001122static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1123{
1124 int i;
1125
Chris Wilson00fc2c22017-07-05 21:12:44 +01001126 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1127 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001128}
1129
Christian Königcd75dc62016-01-31 11:30:55 +01001130static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1131 union drm_amdgpu_cs *cs)
1132{
Christian Königb07c60c2016-01-31 12:29:04 +01001133 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001134 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001135 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +08001136 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001137
Christian König50838c82016-02-03 13:44:52 +01001138 job = p->job;
1139 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001140
Christian König595a9cd2016-06-30 10:52:03 +02001141 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001142 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001143 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +08001144 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001145 }
1146
Monk Liue6869412016-03-07 12:49:55 +08001147 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001148 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001149 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001150
1151 amdgpu_cs_post_dependencies(p);
1152
Christian König595a9cd2016-06-30 10:52:03 +02001153 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
Christian König758ac172016-05-06 22:14:00 +02001154 job->uf_sequence = cs->out.handle;
Christian Königa5fb4ec2016-06-29 15:10:31 +02001155 amdgpu_job_free_resources(job);
Chunming Zhou10e709c2017-04-27 15:13:52 +08001156 amdgpu_cs_parser_fini(p, 0, true);
Christian Königcd75dc62016-01-31 11:30:55 +01001157
1158 trace_amdgpu_cs_ioctl(job);
1159 amd_sched_entity_push_job(&job->base);
Christian Königcd75dc62016-01-31 11:30:55 +01001160 return 0;
1161}
1162
Chunming Zhou049fc522015-07-21 14:36:51 +08001163int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1164{
1165 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001166 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Chunming Zhou049fc522015-07-21 14:36:51 +08001167 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001168 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001169 bool reserved_buffers = false;
1170 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001171
Christian König0c418f12015-09-01 15:13:53 +02001172 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001173 return -EBUSY;
Chunming Zhouf1892132017-05-15 16:48:27 +08001174 if (amdgpu_kms_vram_lost(adev, fpriv))
1175 return -ENODEV;
Chunming Zhou049fc522015-07-21 14:36:51 +08001176
Christian König7e52a812015-11-04 15:44:39 +01001177 parser.adev = adev;
1178 parser.filp = filp;
1179
1180 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001181 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001182 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001183 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001184 }
Huang Ruia414cd72016-10-30 23:05:47 +08001185
Christian König2a7d9bd2015-12-18 20:33:52 +01001186 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001187 if (r) {
1188 if (r == -ENOMEM)
1189 DRM_ERROR("Not enough memory for command submission!\n");
1190 else if (r != -ERESTARTSYS)
1191 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1192 goto out;
Christian König26a69802015-08-18 21:09:33 +02001193 }
1194
Huang Ruia414cd72016-10-30 23:05:47 +08001195 reserved_buffers = true;
1196 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001197 if (r)
1198 goto out;
1199
Huang Ruia414cd72016-10-30 23:05:47 +08001200 r = amdgpu_cs_dependencies(adev, &parser);
1201 if (r) {
1202 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1203 goto out;
1204 }
1205
Christian König50838c82016-02-03 13:44:52 +01001206 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001207 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001208
Christian König7e52a812015-11-04 15:44:39 +01001209 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001210 if (r)
1211 goto out;
1212
Christian König4acabfe2016-01-31 11:32:04 +01001213 r = amdgpu_cs_submit(&parser, cs);
Chunming Zhou10e709c2017-04-27 15:13:52 +08001214 if (r)
1215 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001216
Chunming Zhou10e709c2017-04-27 15:13:52 +08001217 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001218out:
Christian König7e52a812015-11-04 15:44:39 +01001219 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001220 return r;
1221}
1222
1223/**
1224 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1225 *
1226 * @dev: drm device
1227 * @data: data from userspace
1228 * @filp: file private
1229 *
1230 * Wait for the command submission identified by handle to finish.
1231 */
1232int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1233 struct drm_file *filp)
1234{
1235 union drm_amdgpu_wait_cs *wait = data;
1236 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001237 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001238 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001239 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001240 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001241 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001242 long r;
1243
Chunming Zhouf1892132017-05-15 16:48:27 +08001244 if (amdgpu_kms_vram_lost(adev, fpriv))
1245 return -ENODEV;
Christian König21c16bf2015-07-07 17:24:49 +02001246
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001247 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1248 if (ctx == NULL)
1249 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001250
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001251 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1252 wait->in.ip_type, wait->in.ip_instance,
1253 wait->in.ring, &ring);
1254 if (r) {
1255 amdgpu_ctx_put(ctx);
1256 return r;
1257 }
1258
Chunming Zhou4b559c92015-07-21 15:53:04 +08001259 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1260 if (IS_ERR(fence))
1261 r = PTR_ERR(fence);
1262 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001263 r = dma_fence_wait_timeout(fence, true, timeout);
1264 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001265 } else
Christian König21c16bf2015-07-07 17:24:49 +02001266 r = 1;
1267
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001268 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001269 if (r < 0)
1270 return r;
1271
1272 memset(wait, 0, sizeof(*wait));
1273 wait->out.status = (r == 0);
1274
1275 return 0;
1276}
1277
1278/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001279 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1280 *
1281 * @adev: amdgpu device
1282 * @filp: file private
1283 * @user: drm_amdgpu_fence copied from user space
1284 */
1285static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1286 struct drm_file *filp,
1287 struct drm_amdgpu_fence *user)
1288{
1289 struct amdgpu_ring *ring;
1290 struct amdgpu_ctx *ctx;
1291 struct dma_fence *fence;
1292 int r;
1293
Junwei Zhangeef18a82016-11-04 16:16:10 -04001294 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1295 if (ctx == NULL)
1296 return ERR_PTR(-EINVAL);
1297
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001298 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1299 user->ip_instance, user->ring, &ring);
1300 if (r) {
1301 amdgpu_ctx_put(ctx);
1302 return ERR_PTR(r);
1303 }
1304
Junwei Zhangeef18a82016-11-04 16:16:10 -04001305 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1306 amdgpu_ctx_put(ctx);
1307
1308 return fence;
1309}
1310
1311/**
1312 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1313 *
1314 * @adev: amdgpu device
1315 * @filp: file private
1316 * @wait: wait parameters
1317 * @fences: array of drm_amdgpu_fence
1318 */
1319static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1320 struct drm_file *filp,
1321 union drm_amdgpu_wait_fences *wait,
1322 struct drm_amdgpu_fence *fences)
1323{
1324 uint32_t fence_count = wait->in.fence_count;
1325 unsigned int i;
1326 long r = 1;
1327
1328 for (i = 0; i < fence_count; i++) {
1329 struct dma_fence *fence;
1330 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1331
1332 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1333 if (IS_ERR(fence))
1334 return PTR_ERR(fence);
1335 else if (!fence)
1336 continue;
1337
1338 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001339 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001340 if (r < 0)
1341 return r;
1342
1343 if (r == 0)
1344 break;
1345 }
1346
1347 memset(wait, 0, sizeof(*wait));
1348 wait->out.status = (r > 0);
1349
1350 return 0;
1351}
1352
1353/**
1354 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1355 *
1356 * @adev: amdgpu device
1357 * @filp: file private
1358 * @wait: wait parameters
1359 * @fences: array of drm_amdgpu_fence
1360 */
1361static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1362 struct drm_file *filp,
1363 union drm_amdgpu_wait_fences *wait,
1364 struct drm_amdgpu_fence *fences)
1365{
1366 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1367 uint32_t fence_count = wait->in.fence_count;
1368 uint32_t first = ~0;
1369 struct dma_fence **array;
1370 unsigned int i;
1371 long r;
1372
1373 /* Prepare the fence array */
1374 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1375
1376 if (array == NULL)
1377 return -ENOMEM;
1378
1379 for (i = 0; i < fence_count; i++) {
1380 struct dma_fence *fence;
1381
1382 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1383 if (IS_ERR(fence)) {
1384 r = PTR_ERR(fence);
1385 goto err_free_fence_array;
1386 } else if (fence) {
1387 array[i] = fence;
1388 } else { /* NULL, the fence has been already signaled */
1389 r = 1;
1390 goto out;
1391 }
1392 }
1393
1394 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1395 &first);
1396 if (r < 0)
1397 goto err_free_fence_array;
1398
1399out:
1400 memset(wait, 0, sizeof(*wait));
1401 wait->out.status = (r > 0);
1402 wait->out.first_signaled = first;
1403 /* set return value 0 to indicate success */
1404 r = 0;
1405
1406err_free_fence_array:
1407 for (i = 0; i < fence_count; i++)
1408 dma_fence_put(array[i]);
1409 kfree(array);
1410
1411 return r;
1412}
1413
1414/**
1415 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1416 *
1417 * @dev: drm device
1418 * @data: data from userspace
1419 * @filp: file private
1420 */
1421int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1422 struct drm_file *filp)
1423{
1424 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001425 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001426 union drm_amdgpu_wait_fences *wait = data;
1427 uint32_t fence_count = wait->in.fence_count;
1428 struct drm_amdgpu_fence *fences_user;
1429 struct drm_amdgpu_fence *fences;
1430 int r;
1431
Chunming Zhouf1892132017-05-15 16:48:27 +08001432 if (amdgpu_kms_vram_lost(adev, fpriv))
1433 return -ENODEV;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001434 /* Get the fences from userspace */
1435 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1436 GFP_KERNEL);
1437 if (fences == NULL)
1438 return -ENOMEM;
1439
Alex Xief4e7c7c2017-04-05 16:54:34 -04001440 fences_user = (void __user *)(uintptr_t)(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001441 if (copy_from_user(fences, fences_user,
1442 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1443 r = -EFAULT;
1444 goto err_free_fences;
1445 }
1446
1447 if (wait->in.wait_all)
1448 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1449 else
1450 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1451
1452err_free_fences:
1453 kfree(fences);
1454
1455 return r;
1456}
1457
1458/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001459 * amdgpu_cs_find_bo_va - find bo_va for VM address
1460 *
1461 * @parser: command submission parser context
1462 * @addr: VM address
1463 * @bo: resulting BO of the mapping found
1464 *
1465 * Search the buffer objects in the command submission context for a certain
1466 * virtual memory address. Returns allocation structure when found, NULL
1467 * otherwise.
1468 */
1469struct amdgpu_bo_va_mapping *
1470amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1471 uint64_t addr, struct amdgpu_bo **bo)
1472{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001473 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001474 unsigned i;
1475
1476 if (!parser->bo_list)
1477 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001478
1479 addr /= AMDGPU_GPU_PAGE_SIZE;
1480
Christian König15486fd22015-12-22 16:06:12 +01001481 for (i = 0; i < parser->bo_list->num_entries; i++) {
1482 struct amdgpu_bo_list_entry *lobj;
1483
1484 lobj = &parser->bo_list->array[i];
1485 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001486 continue;
1487
Christian König15486fd22015-12-22 16:06:12 +01001488 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02001489 if (mapping->start > addr ||
1490 addr > mapping->last)
Christian König7fc11952015-07-30 11:53:42 +02001491 continue;
1492
Christian König15486fd22015-12-22 16:06:12 +01001493 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001494 return mapping;
1495 }
1496
Christian König15486fd22015-12-22 16:06:12 +01001497 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02001498 if (mapping->start > addr ||
1499 addr > mapping->last)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001500 continue;
1501
Christian König15486fd22015-12-22 16:06:12 +01001502 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001503 return mapping;
1504 }
1505 }
1506
1507 return NULL;
1508}
Christian Königc855e252016-09-05 17:00:57 +02001509
1510/**
1511 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1512 *
1513 * @parser: command submission parser context
1514 *
1515 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1516 */
1517int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1518{
1519 unsigned i;
1520 int r;
1521
1522 if (!parser->bo_list)
1523 return 0;
1524
1525 for (i = 0; i < parser->bo_list->num_entries; i++) {
1526 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1527
Christian Königbb990bb2016-09-09 16:32:33 +02001528 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001529 if (unlikely(r))
1530 return r;
Christian König03f48dd2016-08-15 17:00:22 +02001531
1532 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1533 continue;
1534
1535 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1536 amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
1537 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
1538 if (unlikely(r))
1539 return r;
Christian Königc855e252016-09-05 17:00:57 +02001540 }
1541
1542 return 0;
1543}