blob: d0a785a3b8801ac04625f1469eccf44d1e4a63a4 [file] [log] [blame]
Tzachi Perelstein038ee082007-10-23 15:14:42 -04001/*
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04002 * arch/arm/mach-orion5x/pci.c
Tzachi Perelstein038ee082007-10-23 15:14:42 -04003 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -04004 * PCI and PCIe functions for Marvell Orion System On Chip
Tzachi Perelstein038ee082007-10-23 15:14:42 -04005 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -04008 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
Tzachi Perelstein038ee082007-10-23 15:14:42 -040010 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/pci.h>
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040015#include <linux/mbus.h>
Nicolas Pitreff89c462009-01-07 04:52:58 +010016#include <asm/irq.h>
Tzachi Perelstein038ee082007-10-23 15:14:42 -040017#include <asm/mach/pci.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020018#include <plat/pcie.h>
Tzachi Perelstein038ee082007-10-23 15:14:42 -040019#include "common.h"
20
21/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040022 * Orion has one PCIe controller and one PCI controller.
Tzachi Perelstein038ee082007-10-23 15:14:42 -040023 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040024 * Note1: The local PCIe bus number is '0'. The local PCI bus number
25 * follows the scanned PCIe bridged busses, if any.
Tzachi Perelstein038ee082007-10-23 15:14:42 -040026 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040027 * Note2: It is possible for PCI/PCIe agents to access many subsystem's
Tzachi Perelstein038ee082007-10-23 15:14:42 -040028 * space, by configuring BARs and Address Decode Windows, e.g. flashes on
29 * device bus, Orion registers, etc. However this code only enable the
30 * access to DDR banks.
31 ****************************************************************************/
32
33
34/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040035 * PCIe controller
Tzachi Perelstein038ee082007-10-23 15:14:42 -040036 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040037#define PCIE_BASE ((void __iomem *)ORION5X_PCIE_VIRT_BASE)
Tzachi Perelstein038ee082007-10-23 15:14:42 -040038
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040039void __init orion5x_pcie_id(u32 *dev, u32 *rev)
Lennert Buytenhekabc01972008-03-27 14:51:40 -040040{
41 *dev = orion_pcie_dev_id(PCIE_BASE);
42 *rev = orion_pcie_rev(PCIE_BASE);
43}
Tzachi Perelstein038ee082007-10-23 15:14:42 -040044
Lennert Buytenhekabc01972008-03-27 14:51:40 -040045static int pcie_valid_config(int bus, int dev)
46{
47 /*
48 * Don't go out when trying to access --
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040049 * 1. nonexisting device on local bus
Lennert Buytenhekabc01972008-03-27 14:51:40 -040050 * 2. where there's no device connected (no link)
51 */
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040052 if (bus == 0 && dev == 0)
53 return 1;
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040054
Lennert Buytenhekabc01972008-03-27 14:51:40 -040055 if (!orion_pcie_link_up(PCIE_BASE))
56 return 0;
57
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040058 if (bus == 0 && dev != 1)
59 return 0;
60
Lennert Buytenhekabc01972008-03-27 14:51:40 -040061 return 1;
62}
63
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040064
65/*
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040066 * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
Tzachi Perelstein038ee082007-10-23 15:14:42 -040067 * and then reading the PCIE_CONF_DATA register. Need to make sure these
68 * transactions are atomic.
69 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040070static DEFINE_SPINLOCK(orion5x_pcie_lock);
Tzachi Perelstein038ee082007-10-23 15:14:42 -040071
Lennert Buytenhekabc01972008-03-27 14:51:40 -040072static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
73 int size, u32 *val)
Tzachi Perelstein038ee082007-10-23 15:14:42 -040074{
75 unsigned long flags;
Lennert Buytenhekabc01972008-03-27 14:51:40 -040076 int ret;
Tzachi Perelstein038ee082007-10-23 15:14:42 -040077
Lennert Buytenhekabc01972008-03-27 14:51:40 -040078 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -040079 *val = 0xffffffff;
80 return PCIBIOS_DEVICE_NOT_FOUND;
81 }
82
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040083 spin_lock_irqsave(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -040084 ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040085 spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -040086
87 return ret;
88}
89
Lennert Buytenhekabc01972008-03-27 14:51:40 -040090static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
91 int where, int size, u32 *val)
92{
93 int ret;
94
95 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
96 *val = 0xffffffff;
97 return PCIBIOS_DEVICE_NOT_FOUND;
98 }
99
100 /*
101 * We only support access to the non-extended configuration
102 * space when using the WA access method (or we would have to
103 * sacrifice 256M of CPU virtual address space.)
104 */
105 if (where >= 0x100) {
106 *val = 0xffffffff;
107 return PCIBIOS_DEVICE_NOT_FOUND;
108 }
109
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400110 ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400111 bus, devfn, where, size, val);
112
113 return ret;
114}
115
116static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
117 int where, int size, u32 val)
118{
119 unsigned long flags;
120 int ret;
121
122 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
123 return PCIBIOS_DEVICE_NOT_FOUND;
124
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400125 spin_lock_irqsave(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400126 ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400127 spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400128
129 return ret;
130}
131
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400132static struct pci_ops pcie_ops = {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400133 .read = pcie_rd_conf,
134 .write = pcie_wr_conf,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400135};
136
137
Lennert Buytenheka9984272008-03-27 14:51:41 -0400138static int __init pcie_setup(struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400139{
140 struct resource *res;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400141 int dev;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400142
143 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400144 * Generic PCIe unit setup.
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400145 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400146 orion_pcie_setup(PCIE_BASE, &orion5x_mbus_dram_info);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400147
148 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400149 * Check whether to apply Orion-1/Orion-NAS PCIe config
150 * read transaction workaround.
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400151 */
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400152 dev = orion_pcie_dev_id(PCIE_BASE);
153 if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
154 printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
155 "read transaction workaround\n");
Lennert Buytenhek386a0482008-05-10 17:01:18 +0200156 orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
157 ORION5X_PCIE_WA_SIZE);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400158 pcie_ops.read = pcie_rd_conf_wa;
159 }
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400160
161 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400162 * Request resources.
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400163 */
164 res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
165 if (!res)
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400166 panic("pcie_setup unable to alloc resources");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400167
168 /*
169 * IORESOURCE_IO
170 */
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400171 res[0].name = "PCIe I/O Space";
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400172 res[0].flags = IORESOURCE_IO;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400173 res[0].start = ORION5X_PCIE_IO_BUS_BASE;
174 res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400175 if (request_resource(&ioport_resource, &res[0]))
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400176 panic("Request PCIe IO resource failed\n");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400177 sys->resource[0] = &res[0];
178
179 /*
180 * IORESOURCE_MEM
181 */
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400182 res[1].name = "PCIe Memory Space";
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400183 res[1].flags = IORESOURCE_MEM;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400184 res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
185 res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400186 if (request_resource(&iomem_resource, &res[1]))
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400187 panic("Request PCIe Memory resource failed\n");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400188 sys->resource[1] = &res[1];
189
190 sys->resource[2] = NULL;
191 sys->io_offset = 0;
192
193 return 1;
194}
195
196/*****************************************************************************
197 * PCI controller
198 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400199#define PCI_MODE ORION5X_PCI_REG(0xd00)
200#define PCI_CMD ORION5X_PCI_REG(0xc00)
201#define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
202#define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
203#define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400204
205/*
206 * PCI_MODE bits
207 */
208#define PCI_MODE_64BIT (1 << 2)
209#define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
210
211/*
212 * PCI_CMD bits
213 */
214#define PCI_CMD_HOST_REORDER (1 << 29)
215
216/*
217 * PCI_P2P_CONF bits
218 */
219#define PCI_P2P_BUS_OFFS 16
220#define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
221#define PCI_P2P_DEV_OFFS 24
222#define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
223
224/*
225 * PCI_CONF_ADDR bits
226 */
227#define PCI_CONF_REG(reg) ((reg) & 0xfc)
228#define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
229#define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
230#define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
231#define PCI_CONF_ADDR_EN (1 << 31)
232
233/*
234 * Internal configuration space
235 */
236#define PCI_CONF_FUNC_STAT_CMD 0
237#define PCI_CONF_REG_STAT_CMD 4
238#define PCIX_STAT 0x64
239#define PCIX_STAT_BUS_OFFS 8
240#define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
241
242/*
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400243 * PCI Address Decode Windows registers
244 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400245#define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
Lennert Buytenheke7068ad2008-05-10 16:30:01 +0200246 ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
247 ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
248 ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
249#define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
250 ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
251 ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
252 ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400253#define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
254#define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400255
256/*
257 * PCI configuration helpers for BAR settings
258 */
259#define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
260#define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
261#define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
262
263/*
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400264 * PCI config cycles are done by programming the PCI_CONF_ADDR register
265 * and then reading the PCI_CONF_DATA register. Need to make sure these
266 * transactions are atomic.
267 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400268static DEFINE_SPINLOCK(orion5x_pci_lock);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400269
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200270static int orion5x_pci_cardbus_mode;
271
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400272static int orion5x_pci_local_bus_nr(void)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400273{
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200274 u32 conf = readl(PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400275 return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
276}
277
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400278static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400279 u32 where, u32 size, u32 *val)
280{
281 unsigned long flags;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400282 spin_lock_irqsave(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400283
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200284 writel(PCI_CONF_BUS(bus) |
285 PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
286 PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400287
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200288 *val = readl(PCI_CONF_DATA);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400289
290 if (size == 1)
291 *val = (*val >> (8*(where & 0x3))) & 0xff;
292 else if (size == 2)
293 *val = (*val >> (8*(where & 0x3))) & 0xffff;
294
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400295 spin_unlock_irqrestore(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400296
297 return PCIBIOS_SUCCESSFUL;
298}
299
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400300static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400301 u32 where, u32 size, u32 val)
302{
303 unsigned long flags;
304 int ret = PCIBIOS_SUCCESSFUL;
305
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400306 spin_lock_irqsave(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400307
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200308 writel(PCI_CONF_BUS(bus) |
309 PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
310 PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400311
312 if (size == 4) {
313 __raw_writel(val, PCI_CONF_DATA);
314 } else if (size == 2) {
315 __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
316 } else if (size == 1) {
317 __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
318 } else {
319 ret = PCIBIOS_BAD_REGISTER_NUMBER;
320 }
321
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400322 spin_unlock_irqrestore(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400323
324 return ret;
325}
326
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200327static int orion5x_pci_valid_config(int bus, u32 devfn)
328{
329 if (bus == orion5x_pci_local_bus_nr()) {
330 /*
331 * Don't go out for local device
332 */
333 if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
334 return 0;
335
336 /*
337 * When the PCI signals are directly connected to a
338 * Cardbus slot, ignore all but device IDs 0 and 1.
339 */
340 if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
341 return 0;
342 }
343
344 return 1;
345}
346
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400347static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400348 int where, int size, u32 *val)
349{
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200350 if (!orion5x_pci_valid_config(bus->number, devfn)) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400351 *val = 0xffffffff;
352 return PCIBIOS_DEVICE_NOT_FOUND;
353 }
354
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400355 return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400356 PCI_FUNC(devfn), where, size, val);
357}
358
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400359static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400360 int where, int size, u32 val)
361{
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200362 if (!orion5x_pci_valid_config(bus->number, devfn))
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400363 return PCIBIOS_DEVICE_NOT_FOUND;
364
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400365 return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400366 PCI_FUNC(devfn), where, size, val);
367}
368
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400369static struct pci_ops pci_ops = {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400370 .read = orion5x_pci_rd_conf,
371 .write = orion5x_pci_wr_conf,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400372};
373
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400374static void __init orion5x_pci_set_bus_nr(int nr)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400375{
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200376 u32 p2p = readl(PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400377
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200378 if (readl(PCI_MODE) & PCI_MODE_PCIX) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400379 /*
380 * PCI-X mode
381 */
382 u32 pcix_status, bus, dev;
383 bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
384 dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400385 orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400386 pcix_status &= ~PCIX_STAT_BUS_MASK;
387 pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400388 orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400389 } else {
390 /*
391 * PCI Conventional mode
392 */
393 p2p &= ~PCI_P2P_BUS_MASK;
394 p2p |= (nr << PCI_P2P_BUS_OFFS);
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200395 writel(p2p, PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400396 }
397}
398
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400399static void __init orion5x_pci_master_slave_enable(void)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400400{
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -0400401 int bus_nr, func, reg;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400402 u32 val;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400403
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400404 bus_nr = orion5x_pci_local_bus_nr();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400405 func = PCI_CONF_FUNC_STAT_CMD;
406 reg = PCI_CONF_REG_STAT_CMD;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400407 orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400408 val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400409 orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400410}
411
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400412static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400413{
414 u32 win_enable;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400415 int bus;
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400416 int i;
417
418 /*
419 * First, disable windows.
420 */
421 win_enable = 0xffffffff;
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200422 writel(win_enable, PCI_BAR_ENABLE);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400423
424 /*
425 * Setup windows for DDR banks.
426 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400427 bus = orion5x_pci_local_bus_nr();
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400428
429 for (i = 0; i < dram->num_cs; i++) {
430 struct mbus_dram_window *cs = dram->cs + i;
431 u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
432 u32 reg;
433 u32 val;
434
435 /*
436 * Write DRAM bank base address register.
437 */
438 reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400439 orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400440 val = (cs->base & 0xfffff000) | (val & 0xfff);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400441 orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400442
443 /*
444 * Write DRAM bank size register.
445 */
446 reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400447 orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200448 writel((cs->size - 1) & 0xfffff000,
449 PCI_BAR_SIZE_DDR_CS(cs->cs_index));
450 writel(cs->base & 0xfffff000,
451 PCI_BAR_REMAP_DDR_CS(cs->cs_index));
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400452
453 /*
454 * Enable decode window for this chip select.
455 */
456 win_enable &= ~(1 << cs->cs_index);
457 }
458
459 /*
460 * Re-enable decode windows.
461 */
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200462 writel(win_enable, PCI_BAR_ENABLE);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400463
464 /*
465 * Disable automatic update of address remaping when writing to BARs.
466 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400467 orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400468}
469
Lennert Buytenheka9984272008-03-27 14:51:41 -0400470static int __init pci_setup(struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400471{
472 struct resource *res;
473
474 /*
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400475 * Point PCI unit MBUS decode windows to DRAM space.
476 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400477 orion5x_setup_pci_wins(&orion5x_mbus_dram_info);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400478
479 /*
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400480 * Master + Slave enable
481 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400482 orion5x_pci_master_slave_enable();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400483
484 /*
485 * Force ordering
486 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400487 orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400488
489 /*
490 * Request resources
491 */
492 res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
493 if (!res)
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400494 panic("pci_setup unable to alloc resources");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400495
496 /*
497 * IORESOURCE_IO
498 */
499 res[0].name = "PCI I/O Space";
500 res[0].flags = IORESOURCE_IO;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400501 res[0].start = ORION5X_PCI_IO_BUS_BASE;
502 res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400503 if (request_resource(&ioport_resource, &res[0]))
504 panic("Request PCI IO resource failed\n");
505 sys->resource[0] = &res[0];
506
507 /*
508 * IORESOURCE_MEM
509 */
510 res[1].name = "PCI Memory Space";
511 res[1].flags = IORESOURCE_MEM;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400512 res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
513 res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400514 if (request_resource(&iomem_resource, &res[1]))
515 panic("Request PCI Memory resource failed\n");
516 sys->resource[1] = &res[1];
517
518 sys->resource[2] = NULL;
519 sys->io_offset = 0;
520
521 return 1;
522}
523
524
525/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400526 * General PCIe + PCI
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400527 ****************************************************************************/
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -0400528static void __devinit rc_pci_fixup(struct pci_dev *dev)
529{
530 /*
531 * Prevent enumeration of root complex.
532 */
533 if (dev->bus->parent == NULL && dev->devfn == 0) {
534 int i;
535
536 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
537 dev->resource[i].start = 0;
538 dev->resource[i].end = 0;
539 dev->resource[i].flags = 0;
540 }
541 }
542}
543DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
544
Per Andersson7a6bb262008-08-11 12:00:52 +0200545static int orion5x_pci_disabled __initdata;
546
547void __init orion5x_pci_disable(void)
548{
549 orion5x_pci_disabled = 1;
550}
551
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200552void __init orion5x_pci_set_cardbus_mode(void)
553{
554 orion5x_pci_cardbus_mode = 1;
555}
556
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400557int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400558{
559 int ret = 0;
560
561 if (nr == 0) {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400562 orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
563 ret = pcie_setup(sys);
Per Andersson7a6bb262008-08-11 12:00:52 +0200564 } else if (nr == 1 && !orion5x_pci_disabled) {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400565 orion5x_pci_set_bus_nr(sys->busnr);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400566 ret = pci_setup(sys);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400567 }
568
569 return ret;
570}
571
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400572struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400573{
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400574 struct pci_bus *bus;
575
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400576 if (nr == 0) {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400577 bus = pci_scan_bus(sys->busnr, &pcie_ops, sys);
Per Andersson7a6bb262008-08-11 12:00:52 +0200578 } else if (nr == 1 && !orion5x_pci_disabled) {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400579 bus = pci_scan_bus(sys->busnr, &pci_ops, sys);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400580 } else {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400581 bus = NULL;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400582 BUG();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400583 }
584
585 return bus;
586}
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400587
588int __init orion5x_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
589{
590 int bus = dev->bus->number;
591
592 /*
593 * PCIe endpoint?
594 */
Per Andersson7a6bb262008-08-11 12:00:52 +0200595 if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400596 return IRQ_ORION5X_PCIE0_INT;
597
598 return -1;
599}