blob: f70aa574c58f3d1e15d1d565d7b555998953def5 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000077#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020078#include <linux/amba/pl08x.h>
79#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/delay.h>
81#include <linux/device.h>
82#include <linux/dmaengine.h>
83#include <linux/dmapool.h>
84#include <linux/init.h>
85#include <linux/interrupt.h>
86#include <linux/module.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053087#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020088#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053089#include <linux/slab.h>
Linus Walleije8689e62010-09-28 15:57:37 +020090#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020091
92#define DRIVER_NAME "pl08xdmac"
93
94/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000095 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020096 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020098 */
99struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200109 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000110struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000111 u32 src;
112 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000113 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
129 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000130 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200131 * @lock: a spinlock for this struct
132 */
133struct pl08x_driver_data {
134 struct dma_device slave;
135 struct dma_device memcpy;
136 void __iomem *base;
137 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000138 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200139 struct pl08x_platform_data *pd;
140 struct pl08x_phy_chan *phy_chans;
141 struct dma_pool *pool;
142 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000143 u8 lli_buses;
144 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200145 spinlock_t lock;
146};
147
148/*
149 * PL08X specific defines
150 */
151
Linus Walleije8689e62010-09-28 15:57:37 +0200152/* Size (bytes) of each LLI buffer allocated for one transfer */
153# define PL08X_LLI_TSFR_SIZE 0x2000
154
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000155/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000156#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200157#define PL08X_ALIGN 8
158
159static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
160{
161 return container_of(chan, struct pl08x_dma_chan, chan);
162}
163
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000164static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
165{
166 return container_of(tx, struct pl08x_txd, tx);
167}
168
Linus Walleije8689e62010-09-28 15:57:37 +0200169/*
170 * Physical channel handling
171 */
172
173/* Whether a certain channel is busy or not */
174static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
175{
176 unsigned int val;
177
178 val = readl(ch->base + PL080_CH_CONFIG);
179 return val & PL080_CONFIG_ACTIVE;
180}
181
182/*
183 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000184 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000185 * been set when the LLIs were constructed. Poke them into the hardware
186 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200187 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000188static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
189 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200190{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000191 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200192 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000193 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000194 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000195
196 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200197
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000198 /* Wait for channel inactive */
199 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000200 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200201
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000202 dev_vdbg(&pl08x->adev->dev,
203 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000204 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
205 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000206 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200207
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000208 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
209 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
210 writel(lli->lli, phychan->base + PL080_CH_LLI);
211 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000212 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000213
214 /* Enable the DMA channel */
215 /* Do not access config register until channel shows as disabled */
216 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
217 cpu_relax();
218
219 /* Do not access config register until channel shows as inactive */
220 val = readl(phychan->base + PL080_CH_CONFIG);
221 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
222 val = readl(phychan->base + PL080_CH_CONFIG);
223
224 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200225}
226
227/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000228 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200229 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000230 * For M->P transfers, pause the DMAC first and then stop the peripheral -
231 * the FIFO can only drain if the peripheral is still requesting data.
232 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200233 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000234 * For P->M transfers, disable the peripheral first to stop it filling
235 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200236 */
237static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
238{
239 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000240 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200241
242 /* Set the HALT bit and wait for the FIFO to drain */
243 val = readl(ch->base + PL080_CH_CONFIG);
244 val |= PL080_CONFIG_HALT;
245 writel(val, ch->base + PL080_CH_CONFIG);
246
247 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000248 for (timeout = 1000; timeout; timeout--) {
249 if (!pl08x_phy_channel_busy(ch))
250 break;
251 udelay(1);
252 }
253 if (pl08x_phy_channel_busy(ch))
254 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200255}
256
257static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
258{
259 u32 val;
260
261 /* Clear the HALT bit */
262 val = readl(ch->base + PL080_CH_CONFIG);
263 val &= ~PL080_CONFIG_HALT;
264 writel(val, ch->base + PL080_CH_CONFIG);
265}
266
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000267/*
268 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
269 * clears any pending interrupt status. This should not be used for
270 * an on-going transfer, but as a method of shutting down a channel
271 * (eg, when it's no longer used) or terminating a transfer.
272 */
273static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
274 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200275{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000276 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200277
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000278 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
279 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200280
Linus Walleije8689e62010-09-28 15:57:37 +0200281 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000282
283 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
284 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200285}
286
287static inline u32 get_bytes_in_cctl(u32 cctl)
288{
289 /* The source width defines the number of bytes */
290 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
291
292 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
293 case PL080_WIDTH_8BIT:
294 break;
295 case PL080_WIDTH_16BIT:
296 bytes *= 2;
297 break;
298 case PL080_WIDTH_32BIT:
299 bytes *= 4;
300 break;
301 }
302 return bytes;
303}
304
305/* The channel should be paused when calling this */
306static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
307{
308 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200309 struct pl08x_txd *txd;
310 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000311 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200312
313 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200314 ch = plchan->phychan;
315 txd = plchan->at;
316
317 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000318 * Follow the LLIs to get the number of remaining
319 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200320 */
321 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000322 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200323
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000324 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200325 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
326
327 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000328 struct pl08x_lli *llis_va = txd->llis_va;
329 dma_addr_t llis_bus = txd->llis_bus;
330 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200331
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000332 BUG_ON(clli < llis_bus || clli >= llis_bus +
333 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200334
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000335 /*
336 * Locate the next LLI - as this is an array,
337 * it's simple maths to find.
338 */
339 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
340
341 for (; index < MAX_NUM_TSFR_LLIS; index++) {
342 bytes += get_bytes_in_cctl(llis_va[index].cctl);
343
Linus Walleije8689e62010-09-28 15:57:37 +0200344 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000345 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200346 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000347 if (!llis_va[index].lli)
348 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200349 }
350 }
351 }
352
353 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000354 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000355 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000356 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200357 bytes += txdi->len;
358 }
Linus Walleije8689e62010-09-28 15:57:37 +0200359 }
360
361 spin_unlock_irqrestore(&plchan->lock, flags);
362
363 return bytes;
364}
365
366/*
367 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000368 *
369 * Try to locate a physical channel to be used for this transfer. If all
370 * are taken return NULL and the requester will have to cope by using
371 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200372 */
373static struct pl08x_phy_chan *
374pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
375 struct pl08x_dma_chan *virt_chan)
376{
377 struct pl08x_phy_chan *ch = NULL;
378 unsigned long flags;
379 int i;
380
Linus Walleije8689e62010-09-28 15:57:37 +0200381 for (i = 0; i < pl08x->vd->channels; i++) {
382 ch = &pl08x->phy_chans[i];
383
384 spin_lock_irqsave(&ch->lock, flags);
385
386 if (!ch->serving) {
387 ch->serving = virt_chan;
388 ch->signal = -1;
389 spin_unlock_irqrestore(&ch->lock, flags);
390 break;
391 }
392
393 spin_unlock_irqrestore(&ch->lock, flags);
394 }
395
396 if (i == pl08x->vd->channels) {
397 /* No physical channel available, cope with it */
398 return NULL;
399 }
400
Viresh Kumarb7b60182011-08-05 15:32:33 +0530401 pm_runtime_get_sync(&pl08x->adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +0200402 return ch;
403}
404
405static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
406 struct pl08x_phy_chan *ch)
407{
408 unsigned long flags;
409
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000410 spin_lock_irqsave(&ch->lock, flags);
411
Linus Walleije8689e62010-09-28 15:57:37 +0200412 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000413 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200414
Viresh Kumarb7b60182011-08-05 15:32:33 +0530415 pm_runtime_put(&pl08x->adev->dev);
416
Linus Walleije8689e62010-09-28 15:57:37 +0200417 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200418 ch->serving = NULL;
419 spin_unlock_irqrestore(&ch->lock, flags);
420}
421
422/*
423 * LLI handling
424 */
425
426static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
427{
428 switch (coded) {
429 case PL080_WIDTH_8BIT:
430 return 1;
431 case PL080_WIDTH_16BIT:
432 return 2;
433 case PL080_WIDTH_32BIT:
434 return 4;
435 default:
436 break;
437 }
438 BUG();
439 return 0;
440}
441
442static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000443 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200444{
445 u32 retbits = cctl;
446
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000447 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200448 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
449 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
450 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
451
452 /* Then set the bits according to the parameters */
453 switch (srcwidth) {
454 case 1:
455 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
456 break;
457 case 2:
458 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
459 break;
460 case 4:
461 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 default:
464 BUG();
465 break;
466 }
467
468 switch (dstwidth) {
469 case 1:
470 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
471 break;
472 case 2:
473 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
474 break;
475 case 4:
476 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 default:
479 BUG();
480 break;
481 }
482
483 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
484 return retbits;
485}
486
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000487struct pl08x_lli_build_data {
488 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000489 struct pl08x_bus_data srcbus;
490 struct pl08x_bus_data dstbus;
491 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100492 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000493};
494
Linus Walleije8689e62010-09-28 15:57:37 +0200495/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530496 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
497 * victim in case src & dest are not similarly aligned. i.e. If after aligning
498 * masters address with width requirements of transfer (by sending few byte by
499 * byte data), slave is still not aligned, then its width will be reduced to
500 * BYTE.
501 * - prefers the destination bus if both available
Viresh Kumar036f05f2011-08-05 15:32:41 +0530502 * - prefers bus with fixed address (i.e. peripheral)
Linus Walleije8689e62010-09-28 15:57:37 +0200503 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000508 *mbus = &bd->dstbus;
509 *sbus = &bd->srcbus;
Viresh Kumar036f05f2011-08-05 15:32:41 +0530510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
511 *mbus = &bd->srcbus;
512 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200513 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530514 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200517 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200520 }
521 }
522}
523
524/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000525 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200526 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000527static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
528 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200529{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000530 struct pl08x_lli *llis_va = bd->txd->llis_va;
531 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200532
533 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
534
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000535 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000536 llis_va[num_llis].src = bd->srcbus.addr;
537 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530538 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
539 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100540 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200541
542 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000543 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200544 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000545 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200546
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000547 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000548
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000549 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200550}
551
Viresh Kumar03af5002011-08-05 15:32:39 +0530552static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
553 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
554{
555 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
556 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
557 (*total_bytes) += len;
558}
559
Linus Walleije8689e62010-09-28 15:57:37 +0200560/*
Linus Walleije8689e62010-09-28 15:57:37 +0200561 * This fills in the table of LLIs for the transfer descriptor
562 * Note that we assume we never have to change the burst sizes
563 * Return 0 for error
564 */
565static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
566 struct pl08x_txd *txd)
567{
Linus Walleije8689e62010-09-28 15:57:37 +0200568 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000569 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200570 int num_llis = 0;
Viresh Kumar03af5002011-08-05 15:32:39 +0530571 u32 cctl, early_bytes = 0;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530572 size_t max_bytes_per_lli, total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000573 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200574
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530575 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200576 if (!txd->llis_va) {
577 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
578 return 0;
579 }
580
581 pl08x->pool_ctr++;
582
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000583 /* Get the default CCTL */
584 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200585
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000586 bd.txd = txd;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000587 bd.srcbus.addr = txd->src_addr;
588 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100589 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000590
Linus Walleije8689e62010-09-28 15:57:37 +0200591 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000592 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200593 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
594 PL080_CONTROL_SWIDTH_SHIFT);
595
596 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000597 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200598 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
599 PL080_CONTROL_DWIDTH_SHIFT);
600
601 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000602 bd.srcbus.buswidth = bd.srcbus.maxwidth;
603 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200604
Linus Walleije8689e62010-09-28 15:57:37 +0200605 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000606 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200607
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000608 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200609
Viresh Kumarfa6a9402011-08-05 15:32:38 +0530610 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100611 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
612 bd.srcbus.buswidth,
613 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
614 bd.dstbus.buswidth,
Viresh Kumarfa6a9402011-08-05 15:32:38 +0530615 bd.remainder);
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100616 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
617 mbus == &bd.srcbus ? "src" : "dst",
618 sbus == &bd.srcbus ? "src" : "dst");
619
Viresh Kumar03af5002011-08-05 15:32:39 +0530620 /*
621 * Send byte by byte for following cases
622 * - Less than a bus width available
623 * - until master bus is aligned
624 */
625 if (bd.remainder < mbus->buswidth)
626 early_bytes = bd.remainder;
627 else if ((mbus->addr) % (mbus->buswidth)) {
628 early_bytes = mbus->buswidth - (mbus->addr) % (mbus->buswidth);
629 if ((bd.remainder - early_bytes) < mbus->buswidth)
630 early_bytes = bd.remainder;
631 }
Linus Walleije8689e62010-09-28 15:57:37 +0200632
Viresh Kumar03af5002011-08-05 15:32:39 +0530633 if (early_bytes) {
634 dev_vdbg(&pl08x->adev->dev, "%s byte width LLIs "
635 "(remain 0x%08x)\n", __func__, bd.remainder);
636 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
637 &total_bytes);
638 }
639
640 if (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200641 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000642 * Master now aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200643 * - if slave is not then we must set its width down
644 */
645 if (sbus->addr % sbus->buswidth) {
646 dev_dbg(&pl08x->adev->dev,
647 "%s set down bus width to one byte\n",
648 __func__);
649
650 sbus->buswidth = 1;
651 }
652
Viresh Kumarfa6a9402011-08-05 15:32:38 +0530653 /* Bytes transferred = tsize * src width, not MIN(buswidths) */
654 max_bytes_per_lli = bd.srcbus.buswidth *
655 PL080_CONTROL_TRANSFER_SIZE_MASK;
656
Linus Walleije8689e62010-09-28 15:57:37 +0200657 /*
658 * Make largest possible LLIs until less than one bus
659 * width left
660 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000661 while (bd.remainder > (mbus->buswidth - 1)) {
Viresh Kumare0719162011-08-05 15:32:40 +0530662 size_t lli_len, tsize, width;
Linus Walleije8689e62010-09-28 15:57:37 +0200663
664 /*
665 * If enough left try to send max possible,
666 * otherwise try to send the remainder
667 */
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530668 lli_len = min(bd.remainder, max_bytes_per_lli);
Viresh Kumare0719162011-08-05 15:32:40 +0530669
Linus Walleije8689e62010-09-28 15:57:37 +0200670 /*
Viresh Kumare0719162011-08-05 15:32:40 +0530671 * Check against maximum bus alignment: Calculate actual
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530672 * transfer size in relation to bus width and get a
Viresh Kumare0719162011-08-05 15:32:40 +0530673 * maximum remainder of the highest bus width - 1
Linus Walleije8689e62010-09-28 15:57:37 +0200674 */
Viresh Kumare0719162011-08-05 15:32:40 +0530675 width = max(mbus->buswidth, sbus->buswidth);
676 lli_len = (lli_len / width) * width;
677 tsize = lli_len / bd.srcbus.buswidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200678
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530679 dev_vdbg(&pl08x->adev->dev,
680 "%s fill lli with single lli chunk of "
681 "size 0x%08zx (remainder 0x%08zx)\n",
682 __func__, lli_len, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200683
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530684 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
685 bd.dstbus.buswidth, tsize);
686 pl08x_fill_lli_for_desc(&bd, num_llis++, lli_len, cctl);
687 total_bytes += lli_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200688 }
689
690 /*
691 * Send any odd bytes
692 */
Viresh Kumar03af5002011-08-05 15:32:39 +0530693 if (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200694 dev_vdbg(&pl08x->adev->dev,
Viresh Kumar03af5002011-08-05 15:32:39 +0530695 "%s align with boundary, send odd bytes (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000696 __func__, bd.remainder);
Viresh Kumar03af5002011-08-05 15:32:39 +0530697 prep_byte_width_lli(&bd, &cctl, bd.remainder,
698 num_llis++, &total_bytes);
Linus Walleije8689e62010-09-28 15:57:37 +0200699 }
700 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530701
Linus Walleije8689e62010-09-28 15:57:37 +0200702 if (total_bytes != txd->len) {
703 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000704 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200705 __func__, total_bytes, txd->len);
706 return 0;
707 }
708
709 if (num_llis >= MAX_NUM_TSFR_LLIS) {
710 dev_err(&pl08x->adev->dev,
711 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
712 __func__, (u32) MAX_NUM_TSFR_LLIS);
713 return 0;
714 }
Linus Walleije8689e62010-09-28 15:57:37 +0200715
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000716 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000717 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000718 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000719 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000720 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200721
Linus Walleije8689e62010-09-28 15:57:37 +0200722#ifdef VERBOSE_DEBUG
723 {
724 int i;
725
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100726 dev_vdbg(&pl08x->adev->dev,
727 "%-3s %-9s %-10s %-10s %-10s %s\n",
728 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200729 for (i = 0; i < num_llis; i++) {
730 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100731 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
732 i, &llis_va[i], llis_va[i].src,
733 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200734 );
735 }
736 }
737#endif
738
739 return num_llis;
740}
741
742/* You should call this with the struct pl08x lock held */
743static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
744 struct pl08x_txd *txd)
745{
Linus Walleije8689e62010-09-28 15:57:37 +0200746 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000747 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200748
749 pl08x->pool_ctr--;
750
751 kfree(txd);
752}
753
754static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
755 struct pl08x_dma_chan *plchan)
756{
757 struct pl08x_txd *txdi = NULL;
758 struct pl08x_txd *next;
759
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000760 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200761 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000762 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200763 list_del(&txdi->node);
764 pl08x_free_txd(pl08x, txdi);
765 }
Linus Walleije8689e62010-09-28 15:57:37 +0200766 }
767}
768
769/*
770 * The DMA ENGINE API
771 */
772static int pl08x_alloc_chan_resources(struct dma_chan *chan)
773{
774 return 0;
775}
776
777static void pl08x_free_chan_resources(struct dma_chan *chan)
778{
779}
780
781/*
782 * This should be called with the channel plchan->lock held
783 */
784static int prep_phy_channel(struct pl08x_dma_chan *plchan,
785 struct pl08x_txd *txd)
786{
787 struct pl08x_driver_data *pl08x = plchan->host;
788 struct pl08x_phy_chan *ch;
789 int ret;
790
791 /* Check if we already have a channel */
792 if (plchan->phychan)
793 return 0;
794
795 ch = pl08x_get_phy_channel(pl08x, plchan);
796 if (!ch) {
797 /* No physical channel available, cope with it */
798 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
799 return -EBUSY;
800 }
801
802 /*
803 * OK we have a physical channel: for memcpy() this is all we
804 * need, but for slaves the physical signals may be muxed!
805 * Can the platform allow us to use this channel?
806 */
Viresh Kumar16ca8102011-08-05 15:32:35 +0530807 if (plchan->slave && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200808 ret = pl08x->pd->get_signal(plchan);
809 if (ret < 0) {
810 dev_dbg(&pl08x->adev->dev,
811 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
812 ch->id, plchan->name);
813 /* Release physical channel & return */
814 pl08x_put_phy_channel(pl08x, ch);
815 return -EBUSY;
816 }
817 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000818
819 /* Assign the flow control signal to this channel */
820 if (txd->direction == DMA_TO_DEVICE)
821 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
822 else if (txd->direction == DMA_FROM_DEVICE)
823 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200824 }
825
826 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
827 ch->id,
828 ch->signal,
829 plchan->name);
830
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000831 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200832 plchan->phychan = ch;
833
834 return 0;
835}
836
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000837static void release_phy_channel(struct pl08x_dma_chan *plchan)
838{
839 struct pl08x_driver_data *pl08x = plchan->host;
840
841 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
842 pl08x->pd->put_signal(plchan);
843 plchan->phychan->signal = -1;
844 }
845 pl08x_put_phy_channel(pl08x, plchan->phychan);
846 plchan->phychan = NULL;
847}
848
Linus Walleije8689e62010-09-28 15:57:37 +0200849static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
850{
851 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000852 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000853 unsigned long flags;
854
855 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200856
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000857 plchan->chan.cookie += 1;
858 if (plchan->chan.cookie < 0)
859 plchan->chan.cookie = 1;
860 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000861
862 /* Put this onto the pending list */
863 list_add_tail(&txd->node, &plchan->pend_list);
864
865 /*
866 * If there was no physical channel available for this memcpy,
867 * stack the request up and indicate that the channel is waiting
868 * for a free physical channel.
869 */
870 if (!plchan->slave && !plchan->phychan) {
871 /* Do this memcpy whenever there is a channel ready */
872 plchan->state = PL08X_CHAN_WAITING;
873 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000874 } else {
875 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000876 }
877
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000878 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200879
880 return tx->cookie;
881}
882
883static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
884 struct dma_chan *chan, unsigned long flags)
885{
886 struct dma_async_tx_descriptor *retval = NULL;
887
888 return retval;
889}
890
891/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000892 * Code accessing dma_async_is_complete() in a tight loop may give problems.
893 * If slaves are relying on interrupts to signal completion this function
894 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +0200895 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530896static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
897 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +0200898{
899 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
900 dma_cookie_t last_used;
901 dma_cookie_t last_complete;
902 enum dma_status ret;
903 u32 bytesleft = 0;
904
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000905 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200906 last_complete = plchan->lc;
907
908 ret = dma_async_is_complete(cookie, last_complete, last_used);
909 if (ret == DMA_SUCCESS) {
910 dma_set_tx_state(txstate, last_complete, last_used, 0);
911 return ret;
912 }
913
914 /*
Linus Walleije8689e62010-09-28 15:57:37 +0200915 * This cookie not complete yet
916 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000917 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200918 last_complete = plchan->lc;
919
920 /* Get number of bytes left in the active transactions and queue */
921 bytesleft = pl08x_getbytes_chan(plchan);
922
923 dma_set_tx_state(txstate, last_complete, last_used,
924 bytesleft);
925
926 if (plchan->state == PL08X_CHAN_PAUSED)
927 return DMA_PAUSED;
928
929 /* Whether waiting or running, we're in progress */
930 return DMA_IN_PROGRESS;
931}
932
933/* PrimeCell DMA extension */
934struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100935 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +0200936 u32 reg;
937};
938
939static const struct burst_table burst_sizes[] = {
940 {
941 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100942 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +0200943 },
944 {
945 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100946 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +0200947 },
948 {
949 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100950 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +0200951 },
952 {
953 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100954 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +0200955 },
956 {
957 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100958 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +0200959 },
960 {
961 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100962 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +0200963 },
964 {
965 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100966 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +0200967 },
968 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100969 .burstwords = 0,
970 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +0200971 },
972};
973
Russell King - ARM Linux121c8472011-07-21 17:13:48 +0100974/*
975 * Given the source and destination available bus masks, select which
976 * will be routed to each port. We try to have source and destination
977 * on separate ports, but always respect the allowable settings.
978 */
979static u32 pl08x_select_bus(u8 src, u8 dst)
980{
981 u32 cctl = 0;
982
983 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
984 cctl |= PL080_CONTROL_DST_AHB2;
985 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
986 cctl |= PL080_CONTROL_SRC_AHB2;
987
988 return cctl;
989}
990
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +0100991static u32 pl08x_cctl(u32 cctl)
992{
993 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
994 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
995 PL080_CONTROL_PROT_MASK);
996
997 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
998 return cctl | PL080_CONTROL_PROT_SYS;
999}
1000
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001001static u32 pl08x_width(enum dma_slave_buswidth width)
1002{
1003 switch (width) {
1004 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1005 return PL080_WIDTH_8BIT;
1006 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1007 return PL080_WIDTH_16BIT;
1008 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1009 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301010 default:
1011 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001012 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001013}
1014
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001015static u32 pl08x_burst(u32 maxburst)
1016{
1017 int i;
1018
1019 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1020 if (burst_sizes[i].burstwords <= maxburst)
1021 break;
1022
1023 return burst_sizes[i].reg;
1024}
1025
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001026static int dma_set_runtime_config(struct dma_chan *chan,
1027 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001028{
1029 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1030 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001031 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001032 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001033 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001034
Russell King - ARM Linuxb7f758652011-01-03 22:46:17 +00001035 if (!plchan->slave)
1036 return -EINVAL;
1037
Linus Walleije8689e62010-09-28 15:57:37 +02001038 /* Transfer direction */
1039 plchan->runtime_direction = config->direction;
1040 if (config->direction == DMA_TO_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001041 addr_width = config->dst_addr_width;
1042 maxburst = config->dst_maxburst;
1043 } else if (config->direction == DMA_FROM_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001044 addr_width = config->src_addr_width;
1045 maxburst = config->src_maxburst;
1046 } else {
1047 dev_err(&pl08x->adev->dev,
1048 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001049 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001050 }
1051
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001052 width = pl08x_width(addr_width);
1053 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001054 dev_err(&pl08x->adev->dev,
1055 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001056 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001057 }
1058
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001059 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1060 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1061
Linus Walleije8689e62010-09-28 15:57:37 +02001062 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001063 * If this channel will only request single transfers, set this
1064 * down to ONE element. Also select one element if no maxburst
1065 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001066 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001067 if (plchan->cd->single)
1068 maxburst = 1;
1069
1070 burst = pl08x_burst(maxburst);
1071 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1072 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001073
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001074 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1075 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001076 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1077 pl08x_select_bus(plchan->cd->periph_buses,
1078 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001079 } else {
1080 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001081 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1082 pl08x_select_bus(pl08x->mem_buses,
1083 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001084 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001085
Linus Walleije8689e62010-09-28 15:57:37 +02001086 dev_dbg(&pl08x->adev->dev,
1087 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001088 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001089 dma_chan_name(chan), plchan->name,
1090 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1091 addr_width,
1092 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001093 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001094
1095 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001096}
1097
1098/*
1099 * Slave transactions callback to the slave device to allow
1100 * synchronization of slave DMA signals with the DMAC enable
1101 */
1102static void pl08x_issue_pending(struct dma_chan *chan)
1103{
1104 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001105 unsigned long flags;
1106
1107 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001108 /* Something is already active, or we're waiting for a channel... */
1109 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1110 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001111 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001112 }
Linus Walleije8689e62010-09-28 15:57:37 +02001113
1114 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001115 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001116 struct pl08x_txd *next;
1117
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001118 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001119 struct pl08x_txd,
1120 node);
1121 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001122 plchan->state = PL08X_CHAN_RUNNING;
1123
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001124 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001125 }
1126
1127 spin_unlock_irqrestore(&plchan->lock, flags);
1128}
1129
1130static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1131 struct pl08x_txd *txd)
1132{
Linus Walleije8689e62010-09-28 15:57:37 +02001133 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001134 unsigned long flags;
1135 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001136
1137 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001138 if (!num_llis) {
1139 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001140 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001141 }
Linus Walleije8689e62010-09-28 15:57:37 +02001142
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001143 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001144
Linus Walleije8689e62010-09-28 15:57:37 +02001145 /*
1146 * See if we already have a physical channel allocated,
1147 * else this is the time to try to get one.
1148 */
1149 ret = prep_phy_channel(plchan, txd);
1150 if (ret) {
1151 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001152 * No physical channel was available.
1153 *
1154 * memcpy transfers can be sorted out at submission time.
1155 *
1156 * Slave transfers may have been denied due to platform
1157 * channel muxing restrictions. Since there is no guarantee
1158 * that this will ever be resolved, and the signal must be
1159 * acquired AFTER acquiring the physical channel, we will let
1160 * them be NACK:ed with -EBUSY here. The drivers can retry
1161 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001162 */
1163 if (plchan->slave) {
1164 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001165 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001166 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001167 return -EBUSY;
1168 }
Linus Walleije8689e62010-09-28 15:57:37 +02001169 } else
1170 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001171 * Else we're all set, paused and ready to roll, status
1172 * will switch to PL08X_CHAN_RUNNING when we call
1173 * issue_pending(). If there is something running on the
1174 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001175 */
1176 if (plchan->state == PL08X_CHAN_IDLE)
1177 plchan->state = PL08X_CHAN_PAUSED;
1178
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001179 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001180
1181 return 0;
1182}
1183
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001184static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1185 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001186{
Viresh Kumarb201c112011-08-05 15:32:29 +05301187 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001188
1189 if (txd) {
1190 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001191 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001192 txd->tx.tx_submit = pl08x_tx_submit;
1193 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001194
1195 /* Always enable error and terminal interrupts */
1196 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1197 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001198 }
1199 return txd;
1200}
1201
Linus Walleije8689e62010-09-28 15:57:37 +02001202/*
1203 * Initialize a descriptor to be used by memcpy submit
1204 */
1205static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1206 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1207 size_t len, unsigned long flags)
1208{
1209 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1210 struct pl08x_driver_data *pl08x = plchan->host;
1211 struct pl08x_txd *txd;
1212 int ret;
1213
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001214 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001215 if (!txd) {
1216 dev_err(&pl08x->adev->dev,
1217 "%s no memory for descriptor\n", __func__);
1218 return NULL;
1219 }
1220
Linus Walleije8689e62010-09-28 15:57:37 +02001221 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001222 txd->src_addr = src;
1223 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001224 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001225
1226 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001227 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001228 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1229 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001230
Linus Walleije8689e62010-09-28 15:57:37 +02001231 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001232 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001233
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001234 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001235 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1236 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001237
Linus Walleije8689e62010-09-28 15:57:37 +02001238 ret = pl08x_prep_channel_resources(plchan, txd);
1239 if (ret)
1240 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001241
1242 return &txd->tx;
1243}
1244
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001245static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001246 struct dma_chan *chan, struct scatterlist *sgl,
1247 unsigned int sg_len, enum dma_data_direction direction,
1248 unsigned long flags)
1249{
1250 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1251 struct pl08x_driver_data *pl08x = plchan->host;
1252 struct pl08x_txd *txd;
1253 int ret;
1254
1255 /*
1256 * Current implementation ASSUMES only one sg
1257 */
1258 if (sg_len != 1) {
1259 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1260 __func__);
1261 BUG();
1262 }
1263
1264 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1265 __func__, sgl->length, plchan->name);
1266
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001267 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001268 if (!txd) {
1269 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1270 return NULL;
1271 }
1272
Linus Walleije8689e62010-09-28 15:57:37 +02001273 if (direction != plchan->runtime_direction)
1274 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1275 "the direction configured for the PrimeCell\n",
1276 __func__);
1277
1278 /*
1279 * Set up addresses, the PrimeCell configured address
1280 * will take precedence since this may configure the
1281 * channel target address dynamically at runtime.
1282 */
1283 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001284 txd->len = sgl->length;
1285
Linus Walleije8689e62010-09-28 15:57:37 +02001286 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001287 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001288 txd->cctl = plchan->dst_cctl;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001289 txd->src_addr = sgl->dma_address;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001290 txd->dst_addr = plchan->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001291 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001292 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001293 txd->cctl = plchan->src_cctl;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001294 txd->src_addr = plchan->src_addr;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001295 txd->dst_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001296 } else {
1297 dev_err(&pl08x->adev->dev,
1298 "%s direction unsupported\n", __func__);
1299 return NULL;
1300 }
Linus Walleije8689e62010-09-28 15:57:37 +02001301
1302 ret = pl08x_prep_channel_resources(plchan, txd);
1303 if (ret)
1304 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001305
1306 return &txd->tx;
1307}
1308
1309static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1310 unsigned long arg)
1311{
1312 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1313 struct pl08x_driver_data *pl08x = plchan->host;
1314 unsigned long flags;
1315 int ret = 0;
1316
1317 /* Controls applicable to inactive channels */
1318 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001319 return dma_set_runtime_config(chan,
1320 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001321 }
1322
1323 /*
1324 * Anything succeeds on channels with no physical allocation and
1325 * no queued transfers.
1326 */
1327 spin_lock_irqsave(&plchan->lock, flags);
1328 if (!plchan->phychan && !plchan->at) {
1329 spin_unlock_irqrestore(&plchan->lock, flags);
1330 return 0;
1331 }
1332
1333 switch (cmd) {
1334 case DMA_TERMINATE_ALL:
1335 plchan->state = PL08X_CHAN_IDLE;
1336
1337 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001338 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001339
1340 /*
1341 * Mark physical channel as free and free any slave
1342 * signal
1343 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001344 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001345 }
Linus Walleije8689e62010-09-28 15:57:37 +02001346 /* Dequeue jobs and free LLIs */
1347 if (plchan->at) {
1348 pl08x_free_txd(pl08x, plchan->at);
1349 plchan->at = NULL;
1350 }
1351 /* Dequeue jobs not yet fired as well */
1352 pl08x_free_txd_list(pl08x, plchan);
1353 break;
1354 case DMA_PAUSE:
1355 pl08x_pause_phy_chan(plchan->phychan);
1356 plchan->state = PL08X_CHAN_PAUSED;
1357 break;
1358 case DMA_RESUME:
1359 pl08x_resume_phy_chan(plchan->phychan);
1360 plchan->state = PL08X_CHAN_RUNNING;
1361 break;
1362 default:
1363 /* Unknown command */
1364 ret = -ENXIO;
1365 break;
1366 }
1367
1368 spin_unlock_irqrestore(&plchan->lock, flags);
1369
1370 return ret;
1371}
1372
1373bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1374{
1375 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1376 char *name = chan_id;
1377
1378 /* Check that the channel is not taken! */
1379 if (!strcmp(plchan->name, name))
1380 return true;
1381
1382 return false;
1383}
1384
1385/*
1386 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001387 * TODO: turn this bit on/off depending on the number of physical channels
1388 * actually used, if it is zero... well shut it off. That will save some
1389 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001390 */
1391static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1392{
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301393 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001394}
1395
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001396static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1397{
1398 struct device *dev = txd->tx.chan->device->dev;
1399
1400 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1401 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1402 dma_unmap_single(dev, txd->src_addr, txd->len,
1403 DMA_TO_DEVICE);
1404 else
1405 dma_unmap_page(dev, txd->src_addr, txd->len,
1406 DMA_TO_DEVICE);
1407 }
1408 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1409 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1410 dma_unmap_single(dev, txd->dst_addr, txd->len,
1411 DMA_FROM_DEVICE);
1412 else
1413 dma_unmap_page(dev, txd->dst_addr, txd->len,
1414 DMA_FROM_DEVICE);
1415 }
1416}
1417
Linus Walleije8689e62010-09-28 15:57:37 +02001418static void pl08x_tasklet(unsigned long data)
1419{
1420 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001421 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001422 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001423 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001424
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001425 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001426
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001427 txd = plchan->at;
1428 plchan->at = NULL;
1429
1430 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001431 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001432 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001433 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001434
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001435 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001436 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001437 struct pl08x_txd *next;
1438
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001439 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001440 struct pl08x_txd,
1441 node);
1442 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001443
1444 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001445 } else if (plchan->phychan_hold) {
1446 /*
1447 * This channel is still in use - we have a new txd being
1448 * prepared and will soon be queued. Don't give up the
1449 * physical channel.
1450 */
Linus Walleije8689e62010-09-28 15:57:37 +02001451 } else {
1452 struct pl08x_dma_chan *waiting = NULL;
1453
1454 /*
1455 * No more jobs, so free up the physical channel
1456 * Free any allocated signal on slave transfers too
1457 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001458 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001459 plchan->state = PL08X_CHAN_IDLE;
1460
1461 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001462 * And NOW before anyone else can grab that free:d up
1463 * physical channel, see if there is some memcpy pending
1464 * that seriously needs to start because of being stacked
1465 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001466 */
1467 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1468 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301469 if (waiting->state == PL08X_CHAN_WAITING &&
1470 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001471 int ret;
1472
1473 /* This should REALLY not fail now */
1474 ret = prep_phy_channel(waiting,
1475 waiting->waiting);
1476 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001477 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001478 waiting->state = PL08X_CHAN_RUNNING;
1479 waiting->waiting = NULL;
1480 pl08x_issue_pending(&waiting->chan);
1481 break;
1482 }
1483 }
1484 }
1485
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001486 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001487
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001488 if (txd) {
1489 dma_async_tx_callback callback = txd->tx.callback;
1490 void *callback_param = txd->tx.callback_param;
1491
1492 /* Don't try to unmap buffers on slave channels */
1493 if (!plchan->slave)
1494 pl08x_unmap_buffers(txd);
1495
1496 /* Free the descriptor */
1497 spin_lock_irqsave(&plchan->lock, flags);
1498 pl08x_free_txd(pl08x, txd);
1499 spin_unlock_irqrestore(&plchan->lock, flags);
1500
1501 /* Callback to signal completion */
1502 if (callback)
1503 callback(callback_param);
1504 }
Linus Walleije8689e62010-09-28 15:57:37 +02001505}
1506
1507static irqreturn_t pl08x_irq(int irq, void *dev)
1508{
1509 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301510 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001511
Viresh Kumar28da2832011-08-05 15:32:36 +05301512 /* check & clear - ERR & TC interrupts */
1513 err = readl(pl08x->base + PL080_ERR_STATUS);
1514 if (err) {
1515 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1516 __func__, err);
1517 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001518 }
Viresh Kumar28da2832011-08-05 15:32:36 +05301519 tc = readl(pl08x->base + PL080_INT_STATUS);
1520 if (tc)
1521 writel(tc, pl08x->base + PL080_TC_CLEAR);
1522
1523 if (!err && !tc)
1524 return IRQ_NONE;
1525
Linus Walleije8689e62010-09-28 15:57:37 +02001526 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301527 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001528 /* Locate physical channel */
1529 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1530 struct pl08x_dma_chan *plchan = phychan->serving;
1531
Viresh Kumar28da2832011-08-05 15:32:36 +05301532 if (!plchan) {
1533 dev_err(&pl08x->adev->dev,
1534 "%s Error TC interrupt on unused channel: 0x%08x\n",
1535 __func__, i);
1536 continue;
1537 }
1538
Linus Walleije8689e62010-09-28 15:57:37 +02001539 /* Schedule tasklet on this channel */
1540 tasklet_schedule(&plchan->tasklet);
Linus Walleije8689e62010-09-28 15:57:37 +02001541 mask |= (1 << i);
1542 }
1543 }
Linus Walleije8689e62010-09-28 15:57:37 +02001544
1545 return mask ? IRQ_HANDLED : IRQ_NONE;
1546}
1547
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001548static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1549{
1550 u32 cctl = pl08x_cctl(chan->cd->cctl);
1551
1552 chan->slave = true;
1553 chan->name = chan->cd->bus_id;
1554 chan->src_addr = chan->cd->addr;
1555 chan->dst_addr = chan->cd->addr;
1556 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1557 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1558 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1559 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1560}
1561
Linus Walleije8689e62010-09-28 15:57:37 +02001562/*
1563 * Initialise the DMAC memcpy/slave channels.
1564 * Make a local wrapper to hold required data
1565 */
1566static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301567 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001568{
1569 struct pl08x_dma_chan *chan;
1570 int i;
1571
1572 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001573
Linus Walleije8689e62010-09-28 15:57:37 +02001574 /*
1575 * Register as many many memcpy as we have physical channels,
1576 * we won't always be able to use all but the code will have
1577 * to cope with that situation.
1578 */
1579 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301580 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001581 if (!chan) {
1582 dev_err(&pl08x->adev->dev,
1583 "%s no memory for channel\n", __func__);
1584 return -ENOMEM;
1585 }
1586
1587 chan->host = pl08x;
1588 chan->state = PL08X_CHAN_IDLE;
1589
1590 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001591 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001592 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001593 } else {
1594 chan->cd = &pl08x->pd->memcpy_channel;
1595 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1596 if (!chan->name) {
1597 kfree(chan);
1598 return -ENOMEM;
1599 }
1600 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001601 if (chan->cd->circular_buffer) {
1602 dev_err(&pl08x->adev->dev,
1603 "channel %s: circular buffers not supported\n",
1604 chan->name);
1605 kfree(chan);
1606 continue;
1607 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301608 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001609 "initialize virtual channel \"%s\"\n",
1610 chan->name);
1611
1612 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001613 chan->chan.cookie = 0;
1614 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001615
1616 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001617 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001618 tasklet_init(&chan->tasklet, pl08x_tasklet,
1619 (unsigned long) chan);
1620
1621 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1622 }
1623 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1624 i, slave ? "slave" : "memcpy");
1625 return i;
1626}
1627
1628static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1629{
1630 struct pl08x_dma_chan *chan = NULL;
1631 struct pl08x_dma_chan *next;
1632
1633 list_for_each_entry_safe(chan,
1634 next, &dmadev->channels, chan.device_node) {
1635 list_del(&chan->chan.device_node);
1636 kfree(chan);
1637 }
1638}
1639
1640#ifdef CONFIG_DEBUG_FS
1641static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1642{
1643 switch (state) {
1644 case PL08X_CHAN_IDLE:
1645 return "idle";
1646 case PL08X_CHAN_RUNNING:
1647 return "running";
1648 case PL08X_CHAN_PAUSED:
1649 return "paused";
1650 case PL08X_CHAN_WAITING:
1651 return "waiting";
1652 default:
1653 break;
1654 }
1655 return "UNKNOWN STATE";
1656}
1657
1658static int pl08x_debugfs_show(struct seq_file *s, void *data)
1659{
1660 struct pl08x_driver_data *pl08x = s->private;
1661 struct pl08x_dma_chan *chan;
1662 struct pl08x_phy_chan *ch;
1663 unsigned long flags;
1664 int i;
1665
1666 seq_printf(s, "PL08x physical channels:\n");
1667 seq_printf(s, "CHANNEL:\tUSER:\n");
1668 seq_printf(s, "--------\t-----\n");
1669 for (i = 0; i < pl08x->vd->channels; i++) {
1670 struct pl08x_dma_chan *virt_chan;
1671
1672 ch = &pl08x->phy_chans[i];
1673
1674 spin_lock_irqsave(&ch->lock, flags);
1675 virt_chan = ch->serving;
1676
1677 seq_printf(s, "%d\t\t%s\n",
1678 ch->id, virt_chan ? virt_chan->name : "(none)");
1679
1680 spin_unlock_irqrestore(&ch->lock, flags);
1681 }
1682
1683 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1684 seq_printf(s, "CHANNEL:\tSTATE:\n");
1685 seq_printf(s, "--------\t------\n");
1686 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001687 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001688 pl08x_state_str(chan->state));
1689 }
1690
1691 seq_printf(s, "\nPL08x virtual slave channels:\n");
1692 seq_printf(s, "CHANNEL:\tSTATE:\n");
1693 seq_printf(s, "--------\t------\n");
1694 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001695 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001696 pl08x_state_str(chan->state));
1697 }
1698
1699 return 0;
1700}
1701
1702static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1703{
1704 return single_open(file, pl08x_debugfs_show, inode->i_private);
1705}
1706
1707static const struct file_operations pl08x_debugfs_operations = {
1708 .open = pl08x_debugfs_open,
1709 .read = seq_read,
1710 .llseek = seq_lseek,
1711 .release = single_release,
1712};
1713
1714static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1715{
1716 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301717 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1718 S_IFREG | S_IRUGO, NULL, pl08x,
1719 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001720}
1721
1722#else
1723static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1724{
1725}
1726#endif
1727
Russell Kingaa25afa2011-02-19 15:55:00 +00001728static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001729{
1730 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001731 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001732 int ret = 0;
1733 int i;
1734
1735 ret = amba_request_regions(adev, NULL);
1736 if (ret)
1737 return ret;
1738
1739 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301740 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001741 if (!pl08x) {
1742 ret = -ENOMEM;
1743 goto out_no_pl08x;
1744 }
1745
Viresh Kumarb7b60182011-08-05 15:32:33 +05301746 pm_runtime_set_active(&adev->dev);
1747 pm_runtime_enable(&adev->dev);
1748
Linus Walleije8689e62010-09-28 15:57:37 +02001749 /* Initialize memcpy engine */
1750 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1751 pl08x->memcpy.dev = &adev->dev;
1752 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1753 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1754 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1755 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1756 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1757 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1758 pl08x->memcpy.device_control = pl08x_control;
1759
1760 /* Initialize slave engine */
1761 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1762 pl08x->slave.dev = &adev->dev;
1763 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1764 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1765 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1766 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1767 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1768 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1769 pl08x->slave.device_control = pl08x_control;
1770
1771 /* Get the platform data */
1772 pl08x->pd = dev_get_platdata(&adev->dev);
1773 if (!pl08x->pd) {
1774 dev_err(&adev->dev, "no platform data supplied\n");
1775 goto out_no_platdata;
1776 }
1777
1778 /* Assign useful pointers to the driver state */
1779 pl08x->adev = adev;
1780 pl08x->vd = vd;
1781
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001782 /* By default, AHB1 only. If dualmaster, from platform */
1783 pl08x->lli_buses = PL08X_AHB1;
1784 pl08x->mem_buses = PL08X_AHB1;
1785 if (pl08x->vd->dualmaster) {
1786 pl08x->lli_buses = pl08x->pd->lli_buses;
1787 pl08x->mem_buses = pl08x->pd->mem_buses;
1788 }
1789
Linus Walleije8689e62010-09-28 15:57:37 +02001790 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1791 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1792 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1793 if (!pl08x->pool) {
1794 ret = -ENOMEM;
1795 goto out_no_lli_pool;
1796 }
1797
1798 spin_lock_init(&pl08x->lock);
1799
1800 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1801 if (!pl08x->base) {
1802 ret = -ENOMEM;
1803 goto out_no_ioremap;
1804 }
1805
1806 /* Turn on the PL08x */
1807 pl08x_ensure_on(pl08x);
1808
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001809 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001810 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1811 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1812
1813 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001814 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001815 if (ret) {
1816 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1817 __func__, adev->irq[0]);
1818 goto out_no_irq;
1819 }
1820
1821 /* Initialize physical channels */
Viresh Kumarb201c112011-08-05 15:32:29 +05301822 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001823 GFP_KERNEL);
1824 if (!pl08x->phy_chans) {
1825 dev_err(&adev->dev, "%s failed to allocate "
1826 "physical channel holders\n",
1827 __func__);
1828 goto out_no_phychans;
1829 }
1830
1831 for (i = 0; i < vd->channels; i++) {
1832 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1833
1834 ch->id = i;
1835 ch->base = pl08x->base + PL080_Cx_BASE(i);
1836 spin_lock_init(&ch->lock);
1837 ch->serving = NULL;
1838 ch->signal = -1;
Viresh Kumar175a5e62011-08-05 15:32:32 +05301839 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1840 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001841 }
1842
1843 /* Register as many memcpy channels as there are physical channels */
1844 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1845 pl08x->vd->channels, false);
1846 if (ret <= 0) {
1847 dev_warn(&pl08x->adev->dev,
1848 "%s failed to enumerate memcpy channels - %d\n",
1849 __func__, ret);
1850 goto out_no_memcpy;
1851 }
1852 pl08x->memcpy.chancnt = ret;
1853
1854 /* Register slave channels */
1855 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301856 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001857 if (ret <= 0) {
1858 dev_warn(&pl08x->adev->dev,
1859 "%s failed to enumerate slave channels - %d\n",
1860 __func__, ret);
1861 goto out_no_slave;
1862 }
1863 pl08x->slave.chancnt = ret;
1864
1865 ret = dma_async_device_register(&pl08x->memcpy);
1866 if (ret) {
1867 dev_warn(&pl08x->adev->dev,
1868 "%s failed to register memcpy as an async device - %d\n",
1869 __func__, ret);
1870 goto out_no_memcpy_reg;
1871 }
1872
1873 ret = dma_async_device_register(&pl08x->slave);
1874 if (ret) {
1875 dev_warn(&pl08x->adev->dev,
1876 "%s failed to register slave as an async device - %d\n",
1877 __func__, ret);
1878 goto out_no_slave_reg;
1879 }
1880
1881 amba_set_drvdata(adev, pl08x);
1882 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001883 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1884 amba_part(adev), amba_rev(adev),
1885 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05301886
1887 pm_runtime_put(&adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +02001888 return 0;
1889
1890out_no_slave_reg:
1891 dma_async_device_unregister(&pl08x->memcpy);
1892out_no_memcpy_reg:
1893 pl08x_free_virtual_channels(&pl08x->slave);
1894out_no_slave:
1895 pl08x_free_virtual_channels(&pl08x->memcpy);
1896out_no_memcpy:
1897 kfree(pl08x->phy_chans);
1898out_no_phychans:
1899 free_irq(adev->irq[0], pl08x);
1900out_no_irq:
1901 iounmap(pl08x->base);
1902out_no_ioremap:
1903 dma_pool_destroy(pl08x->pool);
1904out_no_lli_pool:
1905out_no_platdata:
Viresh Kumarb7b60182011-08-05 15:32:33 +05301906 pm_runtime_put(&adev->dev);
1907 pm_runtime_disable(&adev->dev);
1908
Linus Walleije8689e62010-09-28 15:57:37 +02001909 kfree(pl08x);
1910out_no_pl08x:
1911 amba_release_regions(adev);
1912 return ret;
1913}
1914
1915/* PL080 has 8 channels and the PL080 have just 2 */
1916static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02001917 .channels = 8,
1918 .dualmaster = true,
1919};
1920
1921static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02001922 .channels = 2,
1923 .dualmaster = false,
1924};
1925
1926static struct amba_id pl08x_ids[] = {
1927 /* PL080 */
1928 {
1929 .id = 0x00041080,
1930 .mask = 0x000fffff,
1931 .data = &vendor_pl080,
1932 },
1933 /* PL081 */
1934 {
1935 .id = 0x00041081,
1936 .mask = 0x000fffff,
1937 .data = &vendor_pl081,
1938 },
1939 /* Nomadik 8815 PL080 variant */
1940 {
1941 .id = 0x00280880,
1942 .mask = 0x00ffffff,
1943 .data = &vendor_pl080,
1944 },
1945 { 0, 0 },
1946};
1947
1948static struct amba_driver pl08x_amba_driver = {
1949 .drv.name = DRIVER_NAME,
1950 .id_table = pl08x_ids,
1951 .probe = pl08x_probe,
1952};
1953
1954static int __init pl08x_init(void)
1955{
1956 int retval;
1957 retval = amba_driver_register(&pl08x_amba_driver);
1958 if (retval)
1959 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001960 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001961 retval);
1962 return retval;
1963}
1964subsys_initcall(pl08x_init);