blob: 07568818864440190918e314425f697a26d93ff6 [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27
28#include "bcmsysport.h"
29
30/* I/O accessors register helpers */
31#define BCM_SYSPORT_IO_MACRO(name, offset) \
32static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
33{ \
34 u32 reg = __raw_readl(priv->base + offset + off); \
35 return reg; \
36} \
37static inline void name##_writel(struct bcm_sysport_priv *priv, \
38 u32 val, u32 off) \
39{ \
40 __raw_writel(val, priv->base + offset + off); \
41} \
42
43BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
44BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
45BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
46BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
47BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
48BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
49BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
51BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
53
54/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
55 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
56 */
57#define BCM_SYSPORT_INTR_L2(which) \
58static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
59 u32 mask) \
60{ \
61 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
62 priv->irq##which##_mask &= ~(mask); \
63} \
64static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
65 u32 mask) \
66{ \
67 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
68 priv->irq##which##_mask |= (mask); \
69} \
70
71BCM_SYSPORT_INTR_L2(0)
72BCM_SYSPORT_INTR_L2(1)
73
74/* Register accesses to GISB/RBUS registers are expensive (few hundred
75 * nanoseconds), so keep the check for 64-bits explicit here to save
76 * one register write per-packet on 32-bits platforms.
77 */
78static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
79 void __iomem *d,
80 dma_addr_t addr)
81{
82#ifdef CONFIG_PHYS_ADDR_T_64BIT
83 __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070084 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -070085#endif
86 __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
87}
88
89static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070090 struct dma_desc *desc,
91 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -070092{
93 /* Ports are latched, so write upper address first */
94 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
95 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
96}
97
98/* Ethtool operations */
99static int bcm_sysport_set_settings(struct net_device *dev,
100 struct ethtool_cmd *cmd)
101{
102 struct bcm_sysport_priv *priv = netdev_priv(dev);
103
104 if (!netif_running(dev))
105 return -EINVAL;
106
107 return phy_ethtool_sset(priv->phydev, cmd);
108}
109
110static int bcm_sysport_get_settings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700111 struct ethtool_cmd *cmd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700112{
113 struct bcm_sysport_priv *priv = netdev_priv(dev);
114
115 if (!netif_running(dev))
116 return -EINVAL;
117
118 return phy_ethtool_gset(priv->phydev, cmd);
119}
120
121static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700122 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700123{
124 struct bcm_sysport_priv *priv = netdev_priv(dev);
125 u32 reg;
126
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700127 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700128 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700129 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700130 reg |= RXCHK_EN;
131 else
132 reg &= ~RXCHK_EN;
133
134 /* If UniMAC forwards CRC, we need to skip over it to get
135 * a valid CHK bit to be set in the per-packet status word
136 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700137 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700138 reg |= RXCHK_SKIP_FCS;
139 else
140 reg &= ~RXCHK_SKIP_FCS;
141
Florian Fainellid09d3032014-08-28 15:11:03 -0700142 /* If Broadcom tags are enabled (e.g: using a switch), make
143 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
144 * tag after the Ethernet MAC Source Address.
145 */
146 if (netdev_uses_dsa(dev))
147 reg |= RXCHK_BRCM_TAG_EN;
148 else
149 reg &= ~RXCHK_BRCM_TAG_EN;
150
Florian Fainelli80105be2014-04-24 18:08:57 -0700151 rxchk_writel(priv, reg, RXCHK_CONTROL);
152
153 return 0;
154}
155
156static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700157 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700158{
159 struct bcm_sysport_priv *priv = netdev_priv(dev);
160 u32 reg;
161
162 /* Hardware transmit checksum requires us to enable the Transmit status
163 * block prepended to the packet contents
164 */
165 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
166 reg = tdma_readl(priv, TDMA_CONTROL);
167 if (priv->tsb_en)
168 reg |= TSB_EN;
169 else
170 reg &= ~TSB_EN;
171 tdma_writel(priv, reg, TDMA_CONTROL);
172
173 return 0;
174}
175
176static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700177 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700178{
179 netdev_features_t changed = features ^ dev->features;
180 netdev_features_t wanted = dev->wanted_features;
181 int ret = 0;
182
183 if (changed & NETIF_F_RXCSUM)
184 ret = bcm_sysport_set_rx_csum(dev, wanted);
185 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
186 ret = bcm_sysport_set_tx_csum(dev, wanted);
187
188 return ret;
189}
190
191/* Hardware counters must be kept in sync because the order/offset
192 * is important here (order in structure declaration = order in hardware)
193 */
194static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
195 /* general stats */
196 STAT_NETDEV(rx_packets),
197 STAT_NETDEV(tx_packets),
198 STAT_NETDEV(rx_bytes),
199 STAT_NETDEV(tx_bytes),
200 STAT_NETDEV(rx_errors),
201 STAT_NETDEV(tx_errors),
202 STAT_NETDEV(rx_dropped),
203 STAT_NETDEV(tx_dropped),
204 STAT_NETDEV(multicast),
205 /* UniMAC RSV counters */
206 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
207 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
208 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
209 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
210 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
211 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
212 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
213 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
214 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
215 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
216 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
217 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
218 STAT_MIB_RX("rx_multicast", mib.rx.mca),
219 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
220 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
221 STAT_MIB_RX("rx_control", mib.rx.cf),
222 STAT_MIB_RX("rx_pause", mib.rx.pf),
223 STAT_MIB_RX("rx_unknown", mib.rx.uo),
224 STAT_MIB_RX("rx_align", mib.rx.aln),
225 STAT_MIB_RX("rx_outrange", mib.rx.flr),
226 STAT_MIB_RX("rx_code", mib.rx.cde),
227 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
228 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
229 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
230 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
231 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
232 STAT_MIB_RX("rx_unicast", mib.rx.uc),
233 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
234 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
235 /* UniMAC TSV counters */
236 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
237 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
238 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
239 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
240 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
241 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
242 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
243 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
244 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
245 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
246 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
247 STAT_MIB_TX("tx_multicast", mib.tx.mca),
248 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
249 STAT_MIB_TX("tx_pause", mib.tx.pf),
250 STAT_MIB_TX("tx_control", mib.tx.cf),
251 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
252 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
253 STAT_MIB_TX("tx_defer", mib.tx.drf),
254 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
255 STAT_MIB_TX("tx_single_col", mib.tx.scl),
256 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
257 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
258 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
259 STAT_MIB_TX("tx_frags", mib.tx.frg),
260 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
261 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
262 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
263 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
264 STAT_MIB_TX("tx_unicast", mib.tx.uc),
265 /* UniMAC RUNT counters */
266 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
267 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
268 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
269 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
270 /* RXCHK misc statistics */
271 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
272 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700273 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700274 /* RBUF misc statistics */
275 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
276 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
277};
278
279#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
280
281static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700282 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700283{
284 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
285 strlcpy(info->version, "0.1", sizeof(info->version));
286 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
287 info->n_stats = BCM_SYSPORT_STATS_LEN;
288}
289
290static u32 bcm_sysport_get_msglvl(struct net_device *dev)
291{
292 struct bcm_sysport_priv *priv = netdev_priv(dev);
293
294 return priv->msg_enable;
295}
296
297static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
298{
299 struct bcm_sysport_priv *priv = netdev_priv(dev);
300
301 priv->msg_enable = enable;
302}
303
304static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
305{
306 switch (string_set) {
307 case ETH_SS_STATS:
308 return BCM_SYSPORT_STATS_LEN;
309 default:
310 return -EOPNOTSUPP;
311 }
312}
313
314static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700315 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700316{
317 int i;
318
319 switch (stringset) {
320 case ETH_SS_STATS:
321 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
322 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700323 bcm_sysport_gstrings_stats[i].stat_string,
324 ETH_GSTRING_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700325 }
326 break;
327 default:
328 break;
329 }
330}
331
332static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
333{
334 int i, j = 0;
335
336 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
337 const struct bcm_sysport_stats *s;
338 u8 offset = 0;
339 u32 val = 0;
340 char *p;
341
342 s = &bcm_sysport_gstrings_stats[i];
343 switch (s->type) {
344 case BCM_SYSPORT_STAT_NETDEV:
345 continue;
346 case BCM_SYSPORT_STAT_MIB_RX:
347 case BCM_SYSPORT_STAT_MIB_TX:
348 case BCM_SYSPORT_STAT_RUNT:
349 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
350 offset = UMAC_MIB_STAT_OFFSET;
351 val = umac_readl(priv, UMAC_MIB_START + j + offset);
352 break;
353 case BCM_SYSPORT_STAT_RXCHK:
354 val = rxchk_readl(priv, s->reg_offset);
355 if (val == ~0)
356 rxchk_writel(priv, 0, s->reg_offset);
357 break;
358 case BCM_SYSPORT_STAT_RBUF:
359 val = rbuf_readl(priv, s->reg_offset);
360 if (val == ~0)
361 rbuf_writel(priv, 0, s->reg_offset);
362 break;
363 }
364
365 j += s->stat_sizeof;
366 p = (char *)priv + s->stat_offset;
367 *(u32 *)p = val;
368 }
369
370 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
371}
372
373static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700374 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700375{
376 struct bcm_sysport_priv *priv = netdev_priv(dev);
377 int i;
378
379 if (netif_running(dev))
380 bcm_sysport_update_mib_counters(priv);
381
382 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
383 const struct bcm_sysport_stats *s;
384 char *p;
385
386 s = &bcm_sysport_gstrings_stats[i];
387 if (s->type == BCM_SYSPORT_STAT_NETDEV)
388 p = (char *)&dev->stats;
389 else
390 p = (char *)priv;
391 p += s->stat_offset;
392 data[i] = *(u32 *)p;
393 }
394}
395
Florian Fainelli83e82f42014-07-01 21:08:40 -0700396static void bcm_sysport_get_wol(struct net_device *dev,
397 struct ethtool_wolinfo *wol)
398{
399 struct bcm_sysport_priv *priv = netdev_priv(dev);
400 u32 reg;
401
402 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
403 wol->wolopts = priv->wolopts;
404
405 if (!(priv->wolopts & WAKE_MAGICSECURE))
406 return;
407
408 /* Return the programmed SecureOn password */
409 reg = umac_readl(priv, UMAC_PSW_MS);
410 put_unaligned_be16(reg, &wol->sopass[0]);
411 reg = umac_readl(priv, UMAC_PSW_LS);
412 put_unaligned_be32(reg, &wol->sopass[2]);
413}
414
415static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700416 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700417{
418 struct bcm_sysport_priv *priv = netdev_priv(dev);
419 struct device *kdev = &priv->pdev->dev;
420 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
421
422 if (!device_can_wakeup(kdev))
423 return -ENOTSUPP;
424
425 if (wol->wolopts & ~supported)
426 return -EINVAL;
427
428 /* Program the SecureOn password */
429 if (wol->wolopts & WAKE_MAGICSECURE) {
430 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700431 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700432 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700433 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700434 }
435
436 /* Flag the device and relevant IRQ as wakeup capable */
437 if (wol->wolopts) {
438 device_set_wakeup_enable(kdev, 1);
439 enable_irq_wake(priv->wol_irq);
440 priv->wol_irq_disabled = 0;
441 } else {
442 device_set_wakeup_enable(kdev, 0);
443 /* Avoid unbalanced disable_irq_wake calls */
444 if (!priv->wol_irq_disabled)
445 disable_irq_wake(priv->wol_irq);
446 priv->wol_irq_disabled = 1;
447 }
448
449 priv->wolopts = wol->wolopts;
450
451 return 0;
452}
453
Florian Fainelli80105be2014-04-24 18:08:57 -0700454static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
455{
456 dev_kfree_skb_any(cb->skb);
457 cb->skb = NULL;
458 dma_unmap_addr_set(cb, dma_addr, 0);
459}
460
461static int bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
462 struct bcm_sysport_cb *cb)
463{
464 struct device *kdev = &priv->pdev->dev;
465 struct net_device *ndev = priv->netdev;
466 dma_addr_t mapping;
467 int ret;
468
469 cb->skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
470 if (!cb->skb) {
471 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
472 return -ENOMEM;
473 }
474
475 mapping = dma_map_single(kdev, cb->skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700476 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700477 ret = dma_mapping_error(kdev, mapping);
478 if (ret) {
479 bcm_sysport_free_cb(cb);
480 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
481 return ret;
482 }
483
484 dma_unmap_addr_set(cb, dma_addr, mapping);
485 dma_desc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
486
487 priv->rx_bd_assign_index++;
488 priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
489 priv->rx_bd_assign_ptr = priv->rx_bds +
490 (priv->rx_bd_assign_index * DESC_SIZE);
491
492 netif_dbg(priv, rx_status, ndev, "RX refill\n");
493
494 return 0;
495}
496
497static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
498{
499 struct bcm_sysport_cb *cb;
500 int ret = 0;
501 unsigned int i;
502
503 for (i = 0; i < priv->num_rx_bds; i++) {
504 cb = &priv->rx_cbs[priv->rx_bd_assign_index];
505 if (cb->skb)
506 continue;
507
508 ret = bcm_sysport_rx_refill(priv, cb);
509 if (ret)
510 break;
511 }
512
513 return ret;
514}
515
516/* Poll the hardware for up to budget packets to process */
517static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
518 unsigned int budget)
519{
520 struct device *kdev = &priv->pdev->dev;
521 struct net_device *ndev = priv->netdev;
522 unsigned int processed = 0, to_process;
523 struct bcm_sysport_cb *cb;
524 struct sk_buff *skb;
525 unsigned int p_index;
526 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400527 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700528
529 /* Determine how much we should process since last call */
530 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
531 p_index &= RDMA_PROD_INDEX_MASK;
532
533 if (p_index < priv->rx_c_index)
534 to_process = (RDMA_CONS_INDEX_MASK + 1) -
535 priv->rx_c_index + p_index;
536 else
537 to_process = p_index - priv->rx_c_index;
538
539 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700540 "p_index=%d rx_c_index=%d to_process=%d\n",
541 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700542
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700543 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700544 cb = &priv->rx_cbs[priv->rx_read_ptr];
545 skb = cb->skb;
Florian Fainellife24ba02014-09-08 11:37:51 -0700546
547 processed++;
548 priv->rx_read_ptr++;
549
550 if (priv->rx_read_ptr == priv->num_rx_bds)
551 priv->rx_read_ptr = 0;
552
553 /* We do not have a backing SKB, so we do not a corresponding
554 * DMA mapping for this incoming packet since
555 * bcm_sysport_rx_refill always either has both skb and mapping
556 * or none.
557 */
558 if (unlikely(!skb)) {
559 netif_err(priv, rx_err, ndev, "out of memory!\n");
560 ndev->stats.rx_dropped++;
561 ndev->stats.rx_errors++;
562 goto refill;
563 }
564
Florian Fainelli80105be2014-04-24 18:08:57 -0700565 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700566 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700567
568 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400569 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700570 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
571 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700572 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700573
Florian Fainelli80105be2014-04-24 18:08:57 -0700574 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700575 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
576 p_index, priv->rx_c_index, priv->rx_read_ptr,
577 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700578
Florian Fainelli80105be2014-04-24 18:08:57 -0700579 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
580 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
581 ndev->stats.rx_dropped++;
582 ndev->stats.rx_errors++;
583 bcm_sysport_free_cb(cb);
584 goto refill;
585 }
586
587 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
588 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700589 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700590 ndev->stats.rx_over_errors++;
591 ndev->stats.rx_dropped++;
592 ndev->stats.rx_errors++;
593 bcm_sysport_free_cb(cb);
594 goto refill;
595 }
596
597 skb_put(skb, len);
598
599 /* Hardware validated our checksum */
600 if (likely(status & DESC_L4_CSUM))
601 skb->ip_summed = CHECKSUM_UNNECESSARY;
602
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700603 /* Hardware pre-pends packets with 2bytes before Ethernet
604 * header plus we have the Receive Status Block, strip off all
605 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700606 */
607 skb_pull(skb, sizeof(*rsb) + 2);
608 len -= (sizeof(*rsb) + 2);
609
610 /* UniMAC may forward CRC */
611 if (priv->crc_fwd) {
612 skb_trim(skb, len - ETH_FCS_LEN);
613 len -= ETH_FCS_LEN;
614 }
615
616 skb->protocol = eth_type_trans(skb, ndev);
617 ndev->stats.rx_packets++;
618 ndev->stats.rx_bytes += len;
619
620 napi_gro_receive(&priv->napi, skb);
621refill:
622 bcm_sysport_rx_refill(priv, cb);
623 }
624
625 return processed;
626}
627
628static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700629 struct bcm_sysport_cb *cb,
630 unsigned int *bytes_compl,
631 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700632{
633 struct device *kdev = &priv->pdev->dev;
634 struct net_device *ndev = priv->netdev;
635
636 if (cb->skb) {
637 ndev->stats.tx_bytes += cb->skb->len;
638 *bytes_compl += cb->skb->len;
639 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700640 dma_unmap_len(cb, dma_len),
641 DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700642 ndev->stats.tx_packets++;
643 (*pkts_compl)++;
644 bcm_sysport_free_cb(cb);
645 /* SKB fragment */
646 } else if (dma_unmap_addr(cb, dma_addr)) {
647 ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
648 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700649 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700650 dma_unmap_addr_set(cb, dma_addr, 0);
651 }
652}
653
654/* Reclaim queued SKBs for transmission completion, lockless version */
655static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
656 struct bcm_sysport_tx_ring *ring)
657{
658 struct net_device *ndev = priv->netdev;
659 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
660 unsigned int pkts_compl = 0, bytes_compl = 0;
661 struct bcm_sysport_cb *cb;
662 struct netdev_queue *txq;
663 u32 hw_ind;
664
665 txq = netdev_get_tx_queue(ndev, ring->index);
666
667 /* Compute how many descriptors have been processed since last call */
668 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
669 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
670 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
671
672 last_c_index = ring->c_index;
673 num_tx_cbs = ring->size;
674
675 c_index &= (num_tx_cbs - 1);
676
677 if (c_index >= last_c_index)
678 last_tx_cn = c_index - last_c_index;
679 else
680 last_tx_cn = num_tx_cbs - last_c_index + c_index;
681
682 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700683 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
684 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700685
686 while (last_tx_cn-- > 0) {
687 cb = ring->cbs + last_c_index;
688 bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
689
690 ring->desc_count++;
691 last_c_index++;
692 last_c_index &= (num_tx_cbs - 1);
693 }
694
695 ring->c_index = c_index;
696
697 if (netif_tx_queue_stopped(txq) && pkts_compl)
698 netif_tx_wake_queue(txq);
699
700 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700701 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
702 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700703
704 return pkts_compl;
705}
706
707/* Locked version of the per-ring TX reclaim routine */
708static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
709 struct bcm_sysport_tx_ring *ring)
710{
711 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700712 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700713
Florian Fainellid8498082014-06-05 10:22:15 -0700714 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700715 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainellid8498082014-06-05 10:22:15 -0700716 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700717
718 return released;
719}
720
721static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
722{
723 struct bcm_sysport_tx_ring *ring =
724 container_of(napi, struct bcm_sysport_tx_ring, napi);
725 unsigned int work_done = 0;
726
727 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
728
Florian Fainelli16f62d92014-06-26 10:06:46 -0700729 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700730 napi_complete(napi);
731 /* re-enable TX interrupt */
732 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
733 }
734
Florian Fainelli16f62d92014-06-26 10:06:46 -0700735 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700736}
737
738static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
739{
740 unsigned int q;
741
742 for (q = 0; q < priv->netdev->num_tx_queues; q++)
743 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
744}
745
746static int bcm_sysport_poll(struct napi_struct *napi, int budget)
747{
748 struct bcm_sysport_priv *priv =
749 container_of(napi, struct bcm_sysport_priv, napi);
750 unsigned int work_done = 0;
751
752 work_done = bcm_sysport_desc_rx(priv, budget);
753
754 priv->rx_c_index += work_done;
755 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
756 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
757
758 if (work_done < budget) {
759 napi_complete(napi);
760 /* re-enable RX interrupts */
761 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
762 }
763
764 return work_done;
765}
766
Florian Fainelli83e82f42014-07-01 21:08:40 -0700767static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
768{
769 u32 reg;
770
771 /* Stop monitoring MPD interrupt */
772 intrl2_0_mask_set(priv, INTRL2_0_MPD);
773
774 /* Clear the MagicPacket detection logic */
775 reg = umac_readl(priv, UMAC_MPD_CTRL);
776 reg &= ~MPD_EN;
777 umac_writel(priv, reg, UMAC_MPD_CTRL);
778
779 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
780}
Florian Fainelli80105be2014-04-24 18:08:57 -0700781
782/* RX and misc interrupt routine */
783static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
784{
785 struct net_device *dev = dev_id;
786 struct bcm_sysport_priv *priv = netdev_priv(dev);
787
788 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
789 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
790 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
791
792 if (unlikely(priv->irq0_stat == 0)) {
793 netdev_warn(priv->netdev, "spurious RX interrupt\n");
794 return IRQ_NONE;
795 }
796
797 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
798 if (likely(napi_schedule_prep(&priv->napi))) {
799 /* disable RX interrupts */
800 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
801 __napi_schedule(&priv->napi);
802 }
803 }
804
805 /* TX ring is full, perform a full reclaim since we do not know
806 * which one would trigger this interrupt
807 */
808 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
809 bcm_sysport_tx_reclaim_all(priv);
810
Florian Fainelli83e82f42014-07-01 21:08:40 -0700811 if (priv->irq0_stat & INTRL2_0_MPD) {
812 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
813 bcm_sysport_resume_from_wol(priv);
814 }
815
Florian Fainelli80105be2014-04-24 18:08:57 -0700816 return IRQ_HANDLED;
817}
818
819/* TX interrupt service routine */
820static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
821{
822 struct net_device *dev = dev_id;
823 struct bcm_sysport_priv *priv = netdev_priv(dev);
824 struct bcm_sysport_tx_ring *txr;
825 unsigned int ring;
826
827 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
828 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
829 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
830
831 if (unlikely(priv->irq1_stat == 0)) {
832 netdev_warn(priv->netdev, "spurious TX interrupt\n");
833 return IRQ_NONE;
834 }
835
836 for (ring = 0; ring < dev->num_tx_queues; ring++) {
837 if (!(priv->irq1_stat & BIT(ring)))
838 continue;
839
840 txr = &priv->tx_rings[ring];
841
842 if (likely(napi_schedule_prep(&txr->napi))) {
843 intrl2_1_mask_set(priv, BIT(ring));
844 __napi_schedule(&txr->napi);
845 }
846 }
847
848 return IRQ_HANDLED;
849}
850
Florian Fainelli83e82f42014-07-01 21:08:40 -0700851static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
852{
853 struct bcm_sysport_priv *priv = dev_id;
854
855 pm_wakeup_event(&priv->pdev->dev, 0);
856
857 return IRQ_HANDLED;
858}
859
Florian Fainellie87474a2014-10-02 09:43:16 -0700860static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
861 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -0700862{
863 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400864 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700865 u32 csum_info;
866 u8 ip_proto;
867 u16 csum_start;
868 u16 ip_ver;
869
870 /* Re-allocate SKB if needed */
871 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
872 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
873 dev_kfree_skb(skb);
874 if (!nskb) {
875 dev->stats.tx_errors++;
876 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -0700877 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700878 }
879 skb = nskb;
880 }
881
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400882 tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -0700883 /* Zero-out TSB by default */
884 memset(tsb, 0, sizeof(*tsb));
885
886 if (skb->ip_summed == CHECKSUM_PARTIAL) {
887 ip_ver = htons(skb->protocol);
888 switch (ip_ver) {
889 case ETH_P_IP:
890 ip_proto = ip_hdr(skb)->protocol;
891 break;
892 case ETH_P_IPV6:
893 ip_proto = ipv6_hdr(skb)->nexthdr;
894 break;
895 default:
Florian Fainellie87474a2014-10-02 09:43:16 -0700896 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700897 }
898
899 /* Get the checksum offset and the L4 (transport) offset */
900 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
901 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
902 csum_info |= (csum_start << L4_PTR_SHIFT);
903
904 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
905 csum_info |= L4_LENGTH_VALID;
906 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
907 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700908 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -0700909 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700910 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700911
912 tsb->l4_ptr_dest_map = csum_info;
913 }
914
Florian Fainellie87474a2014-10-02 09:43:16 -0700915 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700916}
917
918static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
919 struct net_device *dev)
920{
921 struct bcm_sysport_priv *priv = netdev_priv(dev);
922 struct device *kdev = &priv->pdev->dev;
923 struct bcm_sysport_tx_ring *ring;
924 struct bcm_sysport_cb *cb;
925 struct netdev_queue *txq;
926 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -0700927 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -0700928 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700929 dma_addr_t mapping;
930 u32 len_status;
931 u16 queue;
932 int ret;
933
934 queue = skb_get_queue_mapping(skb);
935 txq = netdev_get_tx_queue(dev, queue);
936 ring = &priv->tx_rings[queue];
937
Florian Fainellid8498082014-06-05 10:22:15 -0700938 /* lock against tx reclaim in BH context and TX ring full interrupt */
939 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700940 if (unlikely(ring->desc_count == 0)) {
941 netif_tx_stop_queue(txq);
942 netdev_err(dev, "queue %d awake and ring full!\n", queue);
943 ret = NETDEV_TX_BUSY;
944 goto out;
945 }
946
947 /* Insert TSB and checksum infos */
948 if (priv->tsb_en) {
Florian Fainellie87474a2014-10-02 09:43:16 -0700949 skb = bcm_sysport_insert_tsb(skb, dev);
950 if (!skb) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700951 ret = NETDEV_TX_OK;
952 goto out;
953 }
954 }
955
Florian Fainellidab531b2014-05-14 19:32:14 -0700956 /* The Ethernet switch we are interfaced with needs packets to be at
957 * least 64 bytes (including FCS) otherwise they will be discarded when
958 * they enter the switch port logic. When Broadcom tags are enabled, we
959 * need to make sure that packets are at least 68 bytes
960 * (including FCS and tag) because the length verification is done after
961 * the Broadcom tag is stripped off the ingress packet.
962 */
963 if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
964 ret = NETDEV_TX_OK;
965 goto out;
966 }
967
968 skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
969 ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
970
971 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700972 if (dma_mapping_error(kdev, mapping)) {
973 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700974 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -0700975 ret = NETDEV_TX_OK;
976 goto out;
977 }
978
979 /* Remember the SKB for future freeing */
980 cb = &ring->cbs[ring->curr_desc];
981 cb->skb = skb;
982 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -0700983 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -0700984
985 /* Fetch a descriptor entry from our pool */
986 desc = ring->desc_cpu;
987
988 desc->addr_lo = lower_32_bits(mapping);
989 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -0700990 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -0700991 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700992 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -0700993 if (skb->ip_summed == CHECKSUM_PARTIAL)
994 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
995
996 ring->curr_desc++;
997 if (ring->curr_desc == ring->size)
998 ring->curr_desc = 0;
999 ring->desc_count--;
1000
1001 /* Ensure write completion of the descriptor status/length
1002 * in DRAM before the System Port WRITE_PORT register latches
1003 * the value
1004 */
1005 wmb();
1006 desc->addr_status_len = len_status;
1007 wmb();
1008
1009 /* Write this descriptor address to the RING write port */
1010 tdma_port_write_desc_addr(priv, desc, ring->index);
1011
1012 /* Check ring space and update SW control flow */
1013 if (ring->desc_count == 0)
1014 netif_tx_stop_queue(txq);
1015
1016 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001017 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001018
1019 ret = NETDEV_TX_OK;
1020out:
Florian Fainellid8498082014-06-05 10:22:15 -07001021 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001022 return ret;
1023}
1024
1025static void bcm_sysport_tx_timeout(struct net_device *dev)
1026{
1027 netdev_warn(dev, "transmit timeout!\n");
1028
1029 dev->trans_start = jiffies;
1030 dev->stats.tx_errors++;
1031
1032 netif_tx_wake_all_queues(dev);
1033}
1034
1035/* phylib adjust link callback */
1036static void bcm_sysport_adj_link(struct net_device *dev)
1037{
1038 struct bcm_sysport_priv *priv = netdev_priv(dev);
1039 struct phy_device *phydev = priv->phydev;
1040 unsigned int changed = 0;
1041 u32 cmd_bits = 0, reg;
1042
1043 if (priv->old_link != phydev->link) {
1044 changed = 1;
1045 priv->old_link = phydev->link;
1046 }
1047
1048 if (priv->old_duplex != phydev->duplex) {
1049 changed = 1;
1050 priv->old_duplex = phydev->duplex;
1051 }
1052
1053 switch (phydev->speed) {
1054 case SPEED_2500:
1055 cmd_bits = CMD_SPEED_2500;
1056 break;
1057 case SPEED_1000:
1058 cmd_bits = CMD_SPEED_1000;
1059 break;
1060 case SPEED_100:
1061 cmd_bits = CMD_SPEED_100;
1062 break;
1063 case SPEED_10:
1064 cmd_bits = CMD_SPEED_10;
1065 break;
1066 default:
1067 break;
1068 }
1069 cmd_bits <<= CMD_SPEED_SHIFT;
1070
1071 if (phydev->duplex == DUPLEX_HALF)
1072 cmd_bits |= CMD_HD_EN;
1073
1074 if (priv->old_pause != phydev->pause) {
1075 changed = 1;
1076 priv->old_pause = phydev->pause;
1077 }
1078
1079 if (!phydev->pause)
1080 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1081
Florian Fainelli4a804c02014-09-02 11:17:07 -07001082 if (!changed)
1083 return;
1084
1085 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001086 reg = umac_readl(priv, UMAC_CMD);
1087 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001088 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1089 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001090 reg |= cmd_bits;
1091 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001092 }
Florian Fainelli4a804c02014-09-02 11:17:07 -07001093
1094 phy_print_status(priv->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001095}
1096
1097static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1098 unsigned int index)
1099{
1100 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1101 struct device *kdev = &priv->pdev->dev;
1102 size_t size;
1103 void *p;
1104 u32 reg;
1105
1106 /* Simple descriptors partitioning for now */
1107 size = 256;
1108
1109 /* We just need one DMA descriptor which is DMA-able, since writing to
1110 * the port will allocate a new descriptor in its internal linked-list
1111 */
1112 p = dma_zalloc_coherent(kdev, 1, &ring->desc_dma, GFP_KERNEL);
1113 if (!p) {
1114 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1115 return -ENOMEM;
1116 }
1117
Florian Fainelli40a8a312014-07-09 17:36:47 -07001118 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001119 if (!ring->cbs) {
1120 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1121 return -ENOMEM;
1122 }
1123
1124 /* Initialize SW view of the ring */
1125 spin_lock_init(&ring->lock);
1126 ring->priv = priv;
1127 netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
1128 ring->index = index;
1129 ring->size = size;
1130 ring->alloc_size = ring->size;
1131 ring->desc_cpu = p;
1132 ring->desc_count = ring->size;
1133 ring->curr_desc = 0;
1134
1135 /* Initialize HW ring */
1136 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1137 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1138 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1139 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
1140 tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
1141 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1142
1143 /* Program the number of descriptors as MAX_THRESHOLD and half of
1144 * its size for the hysteresis trigger
1145 */
1146 tdma_writel(priv, ring->size |
1147 1 << RING_HYST_THRESH_SHIFT,
1148 TDMA_DESC_RING_MAX_HYST(index));
1149
1150 /* Enable the ring queue in the arbiter */
1151 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1152 reg |= (1 << index);
1153 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1154
1155 napi_enable(&ring->napi);
1156
1157 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001158 "TDMA cfg, size=%d, desc_cpu=%p\n",
1159 ring->size, ring->desc_cpu);
Florian Fainelli80105be2014-04-24 18:08:57 -07001160
1161 return 0;
1162}
1163
1164static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001165 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001166{
1167 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1168 struct device *kdev = &priv->pdev->dev;
1169 u32 reg;
1170
1171 /* Caller should stop the TDMA engine */
1172 reg = tdma_readl(priv, TDMA_STATUS);
1173 if (!(reg & TDMA_DISABLED))
1174 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1175
1176 napi_disable(&ring->napi);
1177 netif_napi_del(&ring->napi);
1178
1179 bcm_sysport_tx_reclaim(priv, ring);
1180
1181 kfree(ring->cbs);
1182 ring->cbs = NULL;
1183
1184 if (ring->desc_dma) {
1185 dma_free_coherent(kdev, 1, ring->desc_cpu, ring->desc_dma);
1186 ring->desc_dma = 0;
1187 }
1188 ring->size = 0;
1189 ring->alloc_size = 0;
1190
1191 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1192}
1193
1194/* RDMA helper */
1195static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001196 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001197{
1198 unsigned int timeout = 1000;
1199 u32 reg;
1200
1201 reg = rdma_readl(priv, RDMA_CONTROL);
1202 if (enable)
1203 reg |= RDMA_EN;
1204 else
1205 reg &= ~RDMA_EN;
1206 rdma_writel(priv, reg, RDMA_CONTROL);
1207
1208 /* Poll for RMDA disabling completion */
1209 do {
1210 reg = rdma_readl(priv, RDMA_STATUS);
1211 if (!!(reg & RDMA_DISABLED) == !enable)
1212 return 0;
1213 usleep_range(1000, 2000);
1214 } while (timeout-- > 0);
1215
1216 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1217
1218 return -ETIMEDOUT;
1219}
1220
1221/* TDMA helper */
1222static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001223 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001224{
1225 unsigned int timeout = 1000;
1226 u32 reg;
1227
1228 reg = tdma_readl(priv, TDMA_CONTROL);
1229 if (enable)
1230 reg |= TDMA_EN;
1231 else
1232 reg &= ~TDMA_EN;
1233 tdma_writel(priv, reg, TDMA_CONTROL);
1234
1235 /* Poll for TMDA disabling completion */
1236 do {
1237 reg = tdma_readl(priv, TDMA_STATUS);
1238 if (!!(reg & TDMA_DISABLED) == !enable)
1239 return 0;
1240
1241 usleep_range(1000, 2000);
1242 } while (timeout-- > 0);
1243
1244 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1245
1246 return -ETIMEDOUT;
1247}
1248
1249static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1250{
1251 u32 reg;
1252 int ret;
1253
1254 /* Initialize SW view of the RX ring */
1255 priv->num_rx_bds = NUM_RX_DESC;
1256 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
1257 priv->rx_bd_assign_ptr = priv->rx_bds;
1258 priv->rx_bd_assign_index = 0;
1259 priv->rx_c_index = 0;
1260 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001261 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1262 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001263 if (!priv->rx_cbs) {
1264 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1265 return -ENOMEM;
1266 }
1267
1268 ret = bcm_sysport_alloc_rx_bufs(priv);
1269 if (ret) {
1270 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1271 return ret;
1272 }
1273
1274 /* Initialize HW, ensure RDMA is disabled */
1275 reg = rdma_readl(priv, RDMA_STATUS);
1276 if (!(reg & RDMA_DISABLED))
1277 rdma_enable_set(priv, 0);
1278
1279 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1280 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1281 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1282 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1283 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1284 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1285 /* Operate the queue in ring mode */
1286 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1287 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1288 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
1289 rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
1290
1291 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1292
1293 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001294 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1295 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001296
1297 return 0;
1298}
1299
1300static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1301{
1302 struct bcm_sysport_cb *cb;
1303 unsigned int i;
1304 u32 reg;
1305
1306 /* Caller should ensure RDMA is disabled */
1307 reg = rdma_readl(priv, RDMA_STATUS);
1308 if (!(reg & RDMA_DISABLED))
1309 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1310
1311 for (i = 0; i < priv->num_rx_bds; i++) {
1312 cb = &priv->rx_cbs[i];
1313 if (dma_unmap_addr(cb, dma_addr))
1314 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001315 dma_unmap_addr(cb, dma_addr),
1316 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001317 bcm_sysport_free_cb(cb);
1318 }
1319
1320 kfree(priv->rx_cbs);
1321 priv->rx_cbs = NULL;
1322
1323 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1324}
1325
1326static void bcm_sysport_set_rx_mode(struct net_device *dev)
1327{
1328 struct bcm_sysport_priv *priv = netdev_priv(dev);
1329 u32 reg;
1330
1331 reg = umac_readl(priv, UMAC_CMD);
1332 if (dev->flags & IFF_PROMISC)
1333 reg |= CMD_PROMISC;
1334 else
1335 reg &= ~CMD_PROMISC;
1336 umac_writel(priv, reg, UMAC_CMD);
1337
1338 /* No support for ALLMULTI */
1339 if (dev->flags & IFF_ALLMULTI)
1340 return;
1341}
1342
1343static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001344 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001345{
1346 u32 reg;
1347
1348 reg = umac_readl(priv, UMAC_CMD);
1349 if (enable)
Florian Fainelli18e21b02014-07-01 21:08:36 -07001350 reg |= mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001351 else
Florian Fainelli18e21b02014-07-01 21:08:36 -07001352 reg &= ~mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001353 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli00b91c62014-05-15 14:33:53 -07001354
1355 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1356 * to be processed (1 msec).
1357 */
1358 if (enable == 0)
1359 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001360}
1361
Florian Fainelli412bce82014-06-26 10:06:45 -07001362static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001363{
Florian Fainelli80105be2014-04-24 18:08:57 -07001364 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001365
Florian Fainelli412bce82014-06-26 10:06:45 -07001366 reg = umac_readl(priv, UMAC_CMD);
1367 reg |= CMD_SW_RESET;
1368 umac_writel(priv, reg, UMAC_CMD);
1369 udelay(10);
1370 reg = umac_readl(priv, UMAC_CMD);
1371 reg &= ~CMD_SW_RESET;
1372 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001373}
1374
1375static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001376 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001377{
1378 umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
1379 (addr[2] << 8) | addr[3], UMAC_MAC0);
1380 umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
1381}
1382
1383static void topctrl_flush(struct bcm_sysport_priv *priv)
1384{
1385 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1386 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1387 mdelay(1);
1388 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1389 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1390}
1391
Florian Fainellib02e6d92014-07-01 21:08:37 -07001392static void bcm_sysport_netif_start(struct net_device *dev)
1393{
1394 struct bcm_sysport_priv *priv = netdev_priv(dev);
1395
1396 /* Enable NAPI */
1397 napi_enable(&priv->napi);
1398
1399 phy_start(priv->phydev);
1400
1401 /* Enable TX interrupts for the 32 TXQs */
1402 intrl2_1_mask_clear(priv, 0xffffffff);
1403
1404 /* Last call before we start the real business */
1405 netif_tx_start_all_queues(dev);
1406}
1407
Florian Fainelli40755a02014-07-01 21:08:38 -07001408static void rbuf_init(struct bcm_sysport_priv *priv)
1409{
1410 u32 reg;
1411
1412 reg = rbuf_readl(priv, RBUF_CONTROL);
1413 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
1414 rbuf_writel(priv, reg, RBUF_CONTROL);
1415}
1416
Florian Fainelli80105be2014-04-24 18:08:57 -07001417static int bcm_sysport_open(struct net_device *dev)
1418{
1419 struct bcm_sysport_priv *priv = netdev_priv(dev);
1420 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001421 int ret;
1422
1423 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001424 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001425
1426 /* Flush TX and RX FIFOs at TOPCTRL level */
1427 topctrl_flush(priv);
1428
1429 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001430 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001431
1432 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001433 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001434
1435 /* Set maximum frame length */
1436 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1437
1438 /* Set MAC address */
1439 umac_set_hw_addr(priv, dev->dev_addr);
1440
1441 /* Read CRC forward */
1442 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1443
Florian Fainelli186534a2014-05-22 09:47:46 -07001444 priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1445 0, priv->phy_interface);
Florian Fainelli80105be2014-04-24 18:08:57 -07001446 if (!priv->phydev) {
1447 netdev_err(dev, "could not attach to PHY\n");
1448 return -ENODEV;
1449 }
1450
1451 /* Reset house keeping link status */
1452 priv->old_duplex = -1;
1453 priv->old_link = -1;
1454 priv->old_pause = -1;
1455
1456 /* mask all interrupts and request them */
1457 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1458 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1459 intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1460 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1461 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1462 intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1463
1464 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1465 if (ret) {
1466 netdev_err(dev, "failed to request RX interrupt\n");
1467 goto out_phy_disconnect;
1468 }
1469
1470 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
1471 if (ret) {
1472 netdev_err(dev, "failed to request TX interrupt\n");
1473 goto out_free_irq0;
1474 }
1475
1476 /* Initialize both hardware and software ring */
1477 for (i = 0; i < dev->num_tx_queues; i++) {
1478 ret = bcm_sysport_init_tx_ring(priv, i);
1479 if (ret) {
1480 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001481 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001482 goto out_free_tx_ring;
1483 }
1484 }
1485
1486 /* Initialize linked-list */
1487 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1488
1489 /* Initialize RX ring */
1490 ret = bcm_sysport_init_rx_ring(priv);
1491 if (ret) {
1492 netdev_err(dev, "failed to initialize RX ring\n");
1493 goto out_free_rx_ring;
1494 }
1495
1496 /* Turn on RDMA */
1497 ret = rdma_enable_set(priv, 1);
1498 if (ret)
1499 goto out_free_rx_ring;
1500
1501 /* Enable RX interrupt and TX ring full interrupt */
1502 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1503
1504 /* Turn on TDMA */
1505 ret = tdma_enable_set(priv, 1);
1506 if (ret)
1507 goto out_clear_rx_int;
1508
Florian Fainelli80105be2014-04-24 18:08:57 -07001509 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001510 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001511
Florian Fainellib02e6d92014-07-01 21:08:37 -07001512 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001513
1514 return 0;
1515
1516out_clear_rx_int:
1517 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1518out_free_rx_ring:
1519 bcm_sysport_fini_rx_ring(priv);
1520out_free_tx_ring:
1521 for (i = 0; i < dev->num_tx_queues; i++)
1522 bcm_sysport_fini_tx_ring(priv, i);
1523 free_irq(priv->irq1, dev);
1524out_free_irq0:
1525 free_irq(priv->irq0, dev);
1526out_phy_disconnect:
1527 phy_disconnect(priv->phydev);
1528 return ret;
1529}
1530
Florian Fainellib02e6d92014-07-01 21:08:37 -07001531static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001532{
1533 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001534
1535 /* stop all software from updating hardware */
1536 netif_tx_stop_all_queues(dev);
1537 napi_disable(&priv->napi);
1538 phy_stop(priv->phydev);
1539
1540 /* mask all interrupts */
1541 intrl2_0_mask_set(priv, 0xffffffff);
1542 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1543 intrl2_1_mask_set(priv, 0xffffffff);
1544 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001545}
1546
1547static int bcm_sysport_stop(struct net_device *dev)
1548{
1549 struct bcm_sysport_priv *priv = netdev_priv(dev);
1550 unsigned int i;
1551 int ret;
1552
1553 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001554
1555 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001556 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001557
1558 ret = tdma_enable_set(priv, 0);
1559 if (ret) {
1560 netdev_err(dev, "timeout disabling RDMA\n");
1561 return ret;
1562 }
1563
1564 /* Wait for a maximum packet size to be drained */
1565 usleep_range(2000, 3000);
1566
1567 ret = rdma_enable_set(priv, 0);
1568 if (ret) {
1569 netdev_err(dev, "timeout disabling TDMA\n");
1570 return ret;
1571 }
1572
1573 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001574 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001575
1576 /* Free RX/TX rings SW structures */
1577 for (i = 0; i < dev->num_tx_queues; i++)
1578 bcm_sysport_fini_tx_ring(priv, i);
1579 bcm_sysport_fini_rx_ring(priv);
1580
1581 free_irq(priv->irq0, dev);
1582 free_irq(priv->irq1, dev);
1583
1584 /* Disconnect from PHY */
1585 phy_disconnect(priv->phydev);
1586
1587 return 0;
1588}
1589
1590static struct ethtool_ops bcm_sysport_ethtool_ops = {
1591 .get_settings = bcm_sysport_get_settings,
1592 .set_settings = bcm_sysport_set_settings,
1593 .get_drvinfo = bcm_sysport_get_drvinfo,
1594 .get_msglevel = bcm_sysport_get_msglvl,
1595 .set_msglevel = bcm_sysport_set_msglvl,
1596 .get_link = ethtool_op_get_link,
1597 .get_strings = bcm_sysport_get_strings,
1598 .get_ethtool_stats = bcm_sysport_get_stats,
1599 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07001600 .get_wol = bcm_sysport_get_wol,
1601 .set_wol = bcm_sysport_set_wol,
Florian Fainelli80105be2014-04-24 18:08:57 -07001602};
1603
1604static const struct net_device_ops bcm_sysport_netdev_ops = {
1605 .ndo_start_xmit = bcm_sysport_xmit,
1606 .ndo_tx_timeout = bcm_sysport_tx_timeout,
1607 .ndo_open = bcm_sysport_open,
1608 .ndo_stop = bcm_sysport_stop,
1609 .ndo_set_features = bcm_sysport_set_features,
1610 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
1611};
1612
1613#define REV_FMT "v%2x.%02x"
1614
1615static int bcm_sysport_probe(struct platform_device *pdev)
1616{
1617 struct bcm_sysport_priv *priv;
1618 struct device_node *dn;
1619 struct net_device *dev;
1620 const void *macaddr;
1621 struct resource *r;
1622 u32 txq, rxq;
1623 int ret;
1624
1625 dn = pdev->dev.of_node;
1626 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1627
1628 /* Read the Transmit/Receive Queue properties */
1629 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
1630 txq = TDMA_NUM_RINGS;
1631 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
1632 rxq = 1;
1633
1634 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
1635 if (!dev)
1636 return -ENOMEM;
1637
1638 /* Initialize private members */
1639 priv = netdev_priv(dev);
1640
1641 priv->irq0 = platform_get_irq(pdev, 0);
1642 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001643 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli80105be2014-04-24 18:08:57 -07001644 if (priv->irq0 <= 0 || priv->irq1 <= 0) {
1645 dev_err(&pdev->dev, "invalid interrupts\n");
1646 ret = -EINVAL;
1647 goto err;
1648 }
1649
Jingoo Han126e6122014-05-14 12:15:42 +09001650 priv->base = devm_ioremap_resource(&pdev->dev, r);
1651 if (IS_ERR(priv->base)) {
1652 ret = PTR_ERR(priv->base);
Florian Fainelli80105be2014-04-24 18:08:57 -07001653 goto err;
1654 }
1655
1656 priv->netdev = dev;
1657 priv->pdev = pdev;
1658
1659 priv->phy_interface = of_get_phy_mode(dn);
1660 /* Default to GMII interface mode */
1661 if (priv->phy_interface < 0)
1662 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
1663
Florian Fainelli186534a2014-05-22 09:47:46 -07001664 /* In the case of a fixed PHY, the DT node associated
1665 * to the PHY is the Ethernet MAC DT node.
1666 */
1667 if (of_phy_is_fixed_link(dn)) {
1668 ret = of_phy_register_fixed_link(dn);
1669 if (ret) {
1670 dev_err(&pdev->dev, "failed to register fixed PHY\n");
1671 goto err;
1672 }
1673
1674 priv->phy_dn = dn;
1675 }
1676
Florian Fainelli80105be2014-04-24 18:08:57 -07001677 /* Initialize netdevice members */
1678 macaddr = of_get_mac_address(dn);
1679 if (!macaddr || !is_valid_ether_addr(macaddr)) {
1680 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
1681 random_ether_addr(dev->dev_addr);
1682 } else {
1683 ether_addr_copy(dev->dev_addr, macaddr);
1684 }
1685
1686 SET_NETDEV_DEV(dev, &pdev->dev);
1687 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001688 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07001689 dev->netdev_ops = &bcm_sysport_netdev_ops;
1690 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
1691
1692 /* HW supported features, none enabled by default */
1693 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
1694 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1695
Florian Fainelli83e82f42014-07-01 21:08:40 -07001696 /* Request the WOL interrupt and advertise suspend if available */
1697 priv->wol_irq_disabled = 1;
1698 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001699 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001700 if (!ret)
1701 device_set_wakeup_capable(&pdev->dev, 1);
1702
Florian Fainelli80105be2014-04-24 18:08:57 -07001703 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001704 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
1705 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07001706
Florian Fainellif532e742014-06-05 10:22:18 -07001707 /* libphy will adjust the link state accordingly */
1708 netif_carrier_off(dev);
1709
Florian Fainelli80105be2014-04-24 18:08:57 -07001710 ret = register_netdev(dev);
1711 if (ret) {
1712 dev_err(&pdev->dev, "failed to register net_device\n");
1713 goto err;
1714 }
1715
1716 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
1717 dev_info(&pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001718 "Broadcom SYSTEMPORT" REV_FMT
1719 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
1720 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
1721 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07001722
1723 return 0;
1724err:
1725 free_netdev(dev);
1726 return ret;
1727}
1728
1729static int bcm_sysport_remove(struct platform_device *pdev)
1730{
1731 struct net_device *dev = dev_get_drvdata(&pdev->dev);
1732
1733 /* Not much to do, ndo_close has been called
1734 * and we use managed allocations
1735 */
1736 unregister_netdev(dev);
1737 free_netdev(dev);
1738 dev_set_drvdata(&pdev->dev, NULL);
1739
1740 return 0;
1741}
1742
Florian Fainelli40755a02014-07-01 21:08:38 -07001743#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07001744static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
1745{
1746 struct net_device *ndev = priv->netdev;
1747 unsigned int timeout = 1000;
1748 u32 reg;
1749
1750 /* Password has already been programmed */
1751 reg = umac_readl(priv, UMAC_MPD_CTRL);
1752 reg |= MPD_EN;
1753 reg &= ~PSW_EN;
1754 if (priv->wolopts & WAKE_MAGICSECURE)
1755 reg |= PSW_EN;
1756 umac_writel(priv, reg, UMAC_MPD_CTRL);
1757
1758 /* Make sure RBUF entered WoL mode as result */
1759 do {
1760 reg = rbuf_readl(priv, RBUF_STATUS);
1761 if (reg & RBUF_WOL_MODE)
1762 break;
1763
1764 udelay(10);
1765 } while (timeout-- > 0);
1766
1767 /* Do not leave the UniMAC RBUF matching only MPD packets */
1768 if (!timeout) {
1769 reg = umac_readl(priv, UMAC_MPD_CTRL);
1770 reg &= ~MPD_EN;
1771 umac_writel(priv, reg, UMAC_MPD_CTRL);
1772 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
1773 return -ETIMEDOUT;
1774 }
1775
1776 /* UniMAC receive needs to be turned on */
1777 umac_enable_set(priv, CMD_RX_EN, 1);
1778
1779 /* Enable the interrupt wake-up source */
1780 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
1781
1782 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
1783
1784 return 0;
1785}
1786
Florian Fainelli40755a02014-07-01 21:08:38 -07001787static int bcm_sysport_suspend(struct device *d)
1788{
1789 struct net_device *dev = dev_get_drvdata(d);
1790 struct bcm_sysport_priv *priv = netdev_priv(dev);
1791 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07001792 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07001793 u32 reg;
1794
1795 if (!netif_running(dev))
1796 return 0;
1797
1798 bcm_sysport_netif_stop(dev);
1799
1800 phy_suspend(priv->phydev);
1801
1802 netif_device_detach(dev);
1803
1804 /* Disable UniMAC RX */
1805 umac_enable_set(priv, CMD_RX_EN, 0);
1806
1807 ret = rdma_enable_set(priv, 0);
1808 if (ret) {
1809 netdev_err(dev, "RDMA timeout!\n");
1810 return ret;
1811 }
1812
1813 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07001814 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07001815 reg = rxchk_readl(priv, RXCHK_CONTROL);
1816 reg &= ~RXCHK_EN;
1817 rxchk_writel(priv, reg, RXCHK_CONTROL);
1818 }
1819
1820 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07001821 if (!priv->wolopts)
1822 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07001823
1824 ret = tdma_enable_set(priv, 0);
1825 if (ret) {
1826 netdev_err(dev, "TDMA timeout!\n");
1827 return ret;
1828 }
1829
1830 /* Wait for a packet boundary */
1831 usleep_range(2000, 3000);
1832
1833 umac_enable_set(priv, CMD_TX_EN, 0);
1834
1835 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1836
1837 /* Free RX/TX rings SW structures */
1838 for (i = 0; i < dev->num_tx_queues; i++)
1839 bcm_sysport_fini_tx_ring(priv, i);
1840 bcm_sysport_fini_rx_ring(priv);
1841
Florian Fainelli83e82f42014-07-01 21:08:40 -07001842 /* Get prepared for Wake-on-LAN */
1843 if (device_may_wakeup(d) && priv->wolopts)
1844 ret = bcm_sysport_suspend_to_wol(priv);
1845
1846 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07001847}
1848
1849static int bcm_sysport_resume(struct device *d)
1850{
1851 struct net_device *dev = dev_get_drvdata(d);
1852 struct bcm_sysport_priv *priv = netdev_priv(dev);
1853 unsigned int i;
1854 u32 reg;
1855 int ret;
1856
1857 if (!netif_running(dev))
1858 return 0;
1859
Florian Fainelli83e82f42014-07-01 21:08:40 -07001860 /* We may have been suspended and never received a WOL event that
1861 * would turn off MPD detection, take care of that now
1862 */
1863 bcm_sysport_resume_from_wol(priv);
1864
Florian Fainelli40755a02014-07-01 21:08:38 -07001865 /* Initialize both hardware and software ring */
1866 for (i = 0; i < dev->num_tx_queues; i++) {
1867 ret = bcm_sysport_init_tx_ring(priv, i);
1868 if (ret) {
1869 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001870 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07001871 goto out_free_tx_rings;
1872 }
1873 }
1874
1875 /* Initialize linked-list */
1876 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1877
1878 /* Initialize RX ring */
1879 ret = bcm_sysport_init_rx_ring(priv);
1880 if (ret) {
1881 netdev_err(dev, "failed to initialize RX ring\n");
1882 goto out_free_rx_ring;
1883 }
1884
1885 netif_device_attach(dev);
1886
1887 /* Enable RX interrupt and TX ring full interrupt */
1888 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1889
1890 /* RX pipe enable */
1891 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1892
1893 ret = rdma_enable_set(priv, 1);
1894 if (ret) {
1895 netdev_err(dev, "failed to enable RDMA\n");
1896 goto out_free_rx_ring;
1897 }
1898
1899 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07001900 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07001901 reg = rxchk_readl(priv, RXCHK_CONTROL);
1902 reg |= RXCHK_EN;
1903 rxchk_writel(priv, reg, RXCHK_CONTROL);
1904 }
1905
1906 rbuf_init(priv);
1907
1908 /* Set maximum frame length */
1909 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1910
1911 /* Set MAC address */
1912 umac_set_hw_addr(priv, dev->dev_addr);
1913
1914 umac_enable_set(priv, CMD_RX_EN, 1);
1915
1916 /* TX pipe enable */
1917 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1918
1919 umac_enable_set(priv, CMD_TX_EN, 1);
1920
1921 ret = tdma_enable_set(priv, 1);
1922 if (ret) {
1923 netdev_err(dev, "TDMA timeout!\n");
1924 goto out_free_rx_ring;
1925 }
1926
1927 phy_resume(priv->phydev);
1928
1929 bcm_sysport_netif_start(dev);
1930
1931 return 0;
1932
1933out_free_rx_ring:
1934 bcm_sysport_fini_rx_ring(priv);
1935out_free_tx_rings:
1936 for (i = 0; i < dev->num_tx_queues; i++)
1937 bcm_sysport_fini_tx_ring(priv, i);
1938 return ret;
1939}
1940#endif
1941
1942static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
1943 bcm_sysport_suspend, bcm_sysport_resume);
1944
Florian Fainelli80105be2014-04-24 18:08:57 -07001945static const struct of_device_id bcm_sysport_of_match[] = {
1946 { .compatible = "brcm,systemport-v1.00" },
1947 { .compatible = "brcm,systemport" },
1948 { /* sentinel */ }
1949};
1950
1951static struct platform_driver bcm_sysport_driver = {
1952 .probe = bcm_sysport_probe,
1953 .remove = bcm_sysport_remove,
1954 .driver = {
1955 .name = "brcm-systemport",
1956 .owner = THIS_MODULE,
1957 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07001958 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07001959 },
1960};
1961module_platform_driver(bcm_sysport_driver);
1962
1963MODULE_AUTHOR("Broadcom Corporation");
1964MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
1965MODULE_ALIAS("platform:brcm-systemport");
1966MODULE_LICENSE("GPL");