blob: 9edaf4734fa84956d27539b2411e581aa1ef76a5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/arm/mach-ixp4xx/common.c
3 *
4 * Generic code shared across all IXP4XX platforms
5 *
6 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
7 *
8 * Copyright 2002 (c) Intel Corporation
9 * Copyright 2003-2004 (c) MontaVista, Software, Inc.
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/init.h>
19#include <linux/serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/tty.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010021#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/serial_core.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/interrupt.h>
24#include <linux/bitops.h>
25#include <linux/time.h>
26#include <linux/timex.h>
Kevin Hilman84904d02006-09-22 00:58:57 +010027#include <linux/clocksource.h>
Kevin Hilmane32f1502007-03-08 20:23:59 +010028#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010029#include <linux/io.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040030#include <linux/export.h>
Richard Cochran9dde0ae2012-05-23 18:19:51 +020031#include <linux/gpio.h>
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +010032#include <linux/cpu.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070033#include <linux/sched_clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/udc.h>
36#include <mach/hardware.h>
Rob Herringf4495882012-03-06 15:01:53 -060037#include <mach/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/pgtable.h>
40#include <asm/page.h>
41#include <asm/irq.h>
Olof Johansson86dfe442012-03-29 23:22:44 -070042#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#include <asm/mach/map.h>
45#include <asm/mach/irq.h>
46#include <asm/mach/time.h>
47
Mikael Petterssonceb69a82009-09-11 00:59:07 +020048static void __init ixp4xx_clocksource_init(void);
49static void __init ixp4xx_clockevent_init(void);
Kevin Hilmane32f1502007-03-08 20:23:59 +010050static struct clock_event_device clockevent_ixp4xx;
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +010051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052/*************************************************************************
53 * IXP4xx chipset I/O mapping
54 *************************************************************************/
55static struct map_desc ixp4xx_io_desc[] __initdata = {
56 { /* UART, Interrupt ctrl, GPIO, timers, NPEs, MACs, USB .... */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000057 .virtual = (unsigned long)IXP4XX_PERIPHERAL_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010058 .pfn = __phys_to_pfn(IXP4XX_PERIPHERAL_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 .length = IXP4XX_PERIPHERAL_REGION_SIZE,
60 .type = MT_DEVICE
61 }, { /* Expansion Bus Config Registers */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000062 .virtual = (unsigned long)IXP4XX_EXP_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010063 .pfn = __phys_to_pfn(IXP4XX_EXP_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 .length = IXP4XX_EXP_CFG_REGION_SIZE,
65 .type = MT_DEVICE
66 }, { /* PCI Registers */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000067 .virtual = (unsigned long)IXP4XX_PCI_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010068 .pfn = __phys_to_pfn(IXP4XX_PCI_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 .length = IXP4XX_PCI_CFG_REGION_SIZE,
70 .type = MT_DEVICE
Krzysztof HaƂasaf0cdb152010-03-26 16:38:52 +010071 }, { /* Queue Manager */
72 .virtual = (unsigned long)IXP4XX_QMGR_BASE_VIRT,
73 .pfn = __phys_to_pfn(IXP4XX_QMGR_BASE_PHYS),
74 .length = IXP4XX_QMGR_REGION_SIZE,
75 .type = MT_DEVICE
Deepak Saxena5932ae32005-06-24 20:54:35 +010076 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070077};
78
79void __init ixp4xx_map_io(void)
80{
81 iotable_init(ixp4xx_io_desc, ARRAY_SIZE(ixp4xx_io_desc));
82}
83
Linus Walleij098e30f2013-09-10 14:10:13 +020084/*
85 * GPIO-functions
86 */
87/*
88 * The following converted to the real HW bits the gpio_line_config
89 */
90/* GPIO pin types */
91#define IXP4XX_GPIO_OUT 0x1
92#define IXP4XX_GPIO_IN 0x2
93
94/* GPIO signal types */
95#define IXP4XX_GPIO_LOW 0
96#define IXP4XX_GPIO_HIGH 1
97
98/* GPIO Clocks */
99#define IXP4XX_GPIO_CLK_0 14
100#define IXP4XX_GPIO_CLK_1 15
101
102static void gpio_line_config(u8 line, u32 direction)
103{
104 if (direction == IXP4XX_GPIO_IN)
105 *IXP4XX_GPIO_GPOER |= (1 << line);
106 else
107 *IXP4XX_GPIO_GPOER &= ~(1 << line);
108}
109
110static void gpio_line_get(u8 line, int *value)
111{
112 *value = (*IXP4XX_GPIO_GPINR >> line) & 0x1;
113}
114
115static void gpio_line_set(u8 line, int value)
116{
117 if (value == IXP4XX_GPIO_HIGH)
118 *IXP4XX_GPIO_GPOUTR |= (1 << line);
119 else if (value == IXP4XX_GPIO_LOW)
120 *IXP4XX_GPIO_GPOUTR &= ~(1 << line);
121}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/*************************************************************************
124 * IXP4xx chipset IRQ handling
125 *
126 * TODO: GPIO IRQs should be marked invalid until the user of the IRQ
127 * (be it PCI or something else) configures that GPIO line
128 * as an IRQ.
129 **************************************************************************/
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100130enum ixp4xx_irq_type {
131 IXP4XX_IRQ_LEVEL, IXP4XX_IRQ_EDGE
132};
133
Kevin Hilman984d1152006-11-03 01:47:20 +0100134/* Each bit represents an IRQ: 1: edge-triggered, 0: level triggered */
135static unsigned long long ixp4xx_irq_edge = 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100136
137/*
138 * IRQ -> GPIO mapping table
139 */
Lennert Buytenhek6cc1b652006-04-20 21:24:38 +0100140static signed char irq2gpio[32] = {
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100141 -1, -1, -1, -1, -1, -1, 0, 1,
142 -1, -1, -1, -1, -1, -1, -1, -1,
143 -1, -1, -1, 2, 3, 4, 5, 6,
144 7, 8, 9, 10, 11, 12, -1, -1,
145};
146
Richard Cochran9dde0ae2012-05-23 18:19:51 +0200147static int ixp4xx_gpio_to_irq(struct gpio_chip *chip, unsigned gpio)
Milan Svoboda25735d12007-03-21 14:04:08 +0100148{
149 int irq;
150
151 for (irq = 0; irq < 32; irq++) {
152 if (irq2gpio[irq] == gpio)
153 return irq;
154 }
155 return -EINVAL;
156}
Milan Svoboda25735d12007-03-21 14:04:08 +0100157
Lennert Buytenhekee040872010-11-29 10:33:49 +0100158static int ixp4xx_set_irq_type(struct irq_data *d, unsigned int type)
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100159{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100160 int line = irq2gpio[d->irq];
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100161 u32 int_style;
162 enum ixp4xx_irq_type irq_type;
163 volatile u32 *int_reg;
164
165 /*
166 * Only for GPIO IRQs
167 */
168 if (line < 0)
169 return -EINVAL;
170
MÄrten Wikström06e44792006-02-22 22:27:23 +0000171 switch (type){
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100172 case IRQ_TYPE_EDGE_BOTH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100173 int_style = IXP4XX_GPIO_STYLE_TRANSITIONAL;
174 irq_type = IXP4XX_IRQ_EDGE;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000175 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100176 case IRQ_TYPE_EDGE_RISING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100177 int_style = IXP4XX_GPIO_STYLE_RISING_EDGE;
178 irq_type = IXP4XX_IRQ_EDGE;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000179 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100180 case IRQ_TYPE_EDGE_FALLING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100181 int_style = IXP4XX_GPIO_STYLE_FALLING_EDGE;
182 irq_type = IXP4XX_IRQ_EDGE;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000183 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100184 case IRQ_TYPE_LEVEL_HIGH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100185 int_style = IXP4XX_GPIO_STYLE_ACTIVE_HIGH;
186 irq_type = IXP4XX_IRQ_LEVEL;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000187 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100188 case IRQ_TYPE_LEVEL_LOW:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100189 int_style = IXP4XX_GPIO_STYLE_ACTIVE_LOW;
190 irq_type = IXP4XX_IRQ_LEVEL;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000191 break;
192 default:
David Vrabel6132f9e2005-09-26 19:52:56 +0100193 return -EINVAL;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000194 }
Kevin Hilman984d1152006-11-03 01:47:20 +0100195
196 if (irq_type == IXP4XX_IRQ_EDGE)
Lennert Buytenhekee040872010-11-29 10:33:49 +0100197 ixp4xx_irq_edge |= (1 << d->irq);
Kevin Hilman984d1152006-11-03 01:47:20 +0100198 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100199 ixp4xx_irq_edge &= ~(1 << d->irq);
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100200
201 if (line >= 8) { /* pins 8-15 */
202 line -= 8;
203 int_reg = IXP4XX_GPIO_GPIT2R;
204 } else { /* pins 0-7 */
205 int_reg = IXP4XX_GPIO_GPIT1R;
206 }
207
208 /* Clear the style for the appropriate pin */
209 *int_reg &= ~(IXP4XX_GPIO_STYLE_CLEAR <<
210 (line * IXP4XX_GPIO_STYLE_SIZE));
211
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000212 *IXP4XX_GPIO_GPISR = (1 << line);
213
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100214 /* Set the new style */
215 *int_reg |= (int_style << (line * IXP4XX_GPIO_STYLE_SIZE));
David Vrabel6132f9e2005-09-26 19:52:56 +0100216
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000217 /* Configure the line as an input */
Lennert Buytenhekee040872010-11-29 10:33:49 +0100218 gpio_line_config(irq2gpio[d->irq], IXP4XX_GPIO_IN);
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000219
David Vrabel6132f9e2005-09-26 19:52:56 +0100220 return 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100221}
222
Lennert Buytenhekee040872010-11-29 10:33:49 +0100223static void ixp4xx_irq_mask(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100225 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && d->irq >= 32)
226 *IXP4XX_ICMR2 &= ~(1 << (d->irq - 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100228 *IXP4XX_ICMR &= ~(1 << d->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229}
230
Lennert Buytenhekee040872010-11-29 10:33:49 +0100231static void ixp4xx_irq_ack(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100233 int line = (d->irq < 32) ? irq2gpio[d->irq] : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
235 if (line >= 0)
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000236 *IXP4XX_GPIO_GPISR = (1 << line);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/*
240 * Level triggered interrupts on GPIO lines can only be cleared when the
241 * interrupt condition disappears.
242 */
Lennert Buytenhekee040872010-11-29 10:33:49 +0100243static void ixp4xx_irq_unmask(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100245 if (!(ixp4xx_irq_edge & (1 << d->irq)))
246 ixp4xx_irq_ack(d);
Kevin Hilman984d1152006-11-03 01:47:20 +0100247
Lennert Buytenhekee040872010-11-29 10:33:49 +0100248 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && d->irq >= 32)
249 *IXP4XX_ICMR2 |= (1 << (d->irq - 32));
Kevin Hilman984d1152006-11-03 01:47:20 +0100250 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100251 *IXP4XX_ICMR |= (1 << d->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252}
253
Russell King10dd5ce2006-11-23 11:41:32 +0000254static struct irq_chip ixp4xx_irq_chip = {
Kevin Hilman984d1152006-11-03 01:47:20 +0100255 .name = "IXP4xx",
Lennert Buytenhekee040872010-11-29 10:33:49 +0100256 .irq_ack = ixp4xx_irq_ack,
257 .irq_mask = ixp4xx_irq_mask,
258 .irq_unmask = ixp4xx_irq_unmask,
259 .irq_set_type = ixp4xx_set_irq_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260};
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262void __init ixp4xx_init_irq(void)
263{
264 int i = 0;
265
Nicolas Pitre12d2b4e2011-08-03 07:25:39 -0400266 /*
267 * ixp4xx does not implement the XScale PWRMODE register
268 * so it must not call cpu_do_idle().
269 */
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +0100270 cpu_idle_poll_ctrl(true);
Nicolas Pitre12d2b4e2011-08-03 07:25:39 -0400271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 /* Route all sources to IRQ instead of FIQ */
273 *IXP4XX_ICLR = 0x0;
274
275 /* Disable all interrupt */
276 *IXP4XX_ICMR = 0x0;
277
Ruslan V. Sushko45fba082007-04-06 15:00:31 +0100278 if (cpu_is_ixp46x() || cpu_is_ixp43x()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 /* Route upper 32 sources to IRQ instead of FIQ */
280 *IXP4XX_ICLR2 = 0x00;
281
282 /* Disable upper 32 interrupts */
283 *IXP4XX_ICMR2 = 0x00;
284 }
285
286 /* Default to all level triggered */
Kevin Hilman984d1152006-11-03 01:47:20 +0100287 for(i = 0; i < NR_IRQS; i++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100288 irq_set_chip_and_handler(i, &ixp4xx_irq_chip,
289 handle_level_irq);
Kevin Hilman984d1152006-11-03 01:47:20 +0100290 set_irq_flags(i, IRQF_VALID);
291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292}
293
294
295/*************************************************************************
296 * IXP4xx timer tick
297 * We use OS timer1 on the CPU for the timer tick and the timestamp
298 * counter as a source of real clock ticks to account for missed jiffies.
299 *************************************************************************/
300
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700301static irqreturn_t ixp4xx_timer_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302{
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200303 struct clock_event_device *evt = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
305 /* Clear Pending Interrupt by writing '1' to it */
306 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
307
Kevin Hilmane32f1502007-03-08 20:23:59 +0100308 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310 return IRQ_HANDLED;
311}
312
313static struct irqaction ixp4xx_timer_irq = {
Kevin Hilmane32f1502007-03-08 20:23:59 +0100314 .name = "timer1",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700315 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100316 .handler = ixp4xx_timer_interrupt,
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200317 .dev_id = &clockevent_ixp4xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318};
319
Michael-Luke Jones435c5da2007-05-23 22:38:45 +0100320void __init ixp4xx_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321{
Kevin Hilmane32f1502007-03-08 20:23:59 +0100322 /* Reset/disable counter */
323 *IXP4XX_OSRT1 = 0;
324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 /* Clear Pending Interrupt by writing '1' to it */
326 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 /* Reset time-stamp counter */
329 *IXP4XX_OSTS = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331 /* Connect the interrupt handler and enable the interrupt */
332 setup_irq(IRQ_IXP4XX_TIMER1, &ixp4xx_timer_irq);
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +0100333
334 ixp4xx_clocksource_init();
Kevin Hilmane32f1502007-03-08 20:23:59 +0100335 ixp4xx_clockevent_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336}
337
Milan Svobodae520a362006-12-01 11:36:41 +0100338static struct pxa2xx_udc_mach_info ixp4xx_udc_info;
339
340void __init ixp4xx_set_udc_info(struct pxa2xx_udc_mach_info *info)
341{
342 memcpy(&ixp4xx_udc_info, info, sizeof *info);
343}
344
345static struct resource ixp4xx_udc_resources[] = {
346 [0] = {
347 .start = 0xc800b000,
348 .end = 0xc800bfff,
349 .flags = IORESOURCE_MEM,
350 },
351 [1] = {
352 .start = IRQ_IXP4XX_USB,
353 .end = IRQ_IXP4XX_USB,
354 .flags = IORESOURCE_IRQ,
355 },
356};
357
358/*
Philipp Zabel7a857622008-06-22 23:36:39 +0100359 * USB device controller. The IXP4xx uses the same controller as PXA25X,
Milan Svobodae520a362006-12-01 11:36:41 +0100360 * so we just use the same device.
361 */
362static struct platform_device ixp4xx_udc_device = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100363 .name = "pxa25x-udc",
Milan Svobodae520a362006-12-01 11:36:41 +0100364 .id = -1,
365 .num_resources = 2,
366 .resource = ixp4xx_udc_resources,
367 .dev = {
368 .platform_data = &ixp4xx_udc_info,
369 },
370};
371
372static struct platform_device *ixp4xx_devices[] __initdata = {
373 &ixp4xx_udc_device,
374};
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376static struct resource ixp46x_i2c_resources[] = {
377 [0] = {
378 .start = 0xc8011000,
379 .end = 0xc801101c,
380 .flags = IORESOURCE_MEM,
381 },
382 [1] = {
383 .start = IRQ_IXP4XX_I2C,
384 .end = IRQ_IXP4XX_I2C,
385 .flags = IORESOURCE_IRQ
386 }
387};
388
389/*
390 * I2C controller. The IXP46x uses the same block as the IOP3xx, so
391 * we just use the same device name.
392 */
393static struct platform_device ixp46x_i2c_controller = {
394 .name = "IOP3xx-I2C",
395 .id = 0,
396 .num_resources = 2,
397 .resource = ixp46x_i2c_resources
398};
399
400static struct platform_device *ixp46x_devices[] __initdata = {
401 &ixp46x_i2c_controller
402};
403
Deepak Saxena54e269e2006-01-05 20:59:29 +0000404unsigned long ixp4xx_exp_bus_size;
David Vrabel1e74c892006-01-18 22:46:43 +0000405EXPORT_SYMBOL(ixp4xx_exp_bus_size);
Deepak Saxena54e269e2006-01-05 20:59:29 +0000406
Richard Cochran9dde0ae2012-05-23 18:19:51 +0200407static int ixp4xx_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
408{
409 gpio_line_config(gpio, IXP4XX_GPIO_IN);
410
411 return 0;
412}
413
414static int ixp4xx_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
415 int level)
416{
417 gpio_line_set(gpio, level);
418 gpio_line_config(gpio, IXP4XX_GPIO_OUT);
419
420 return 0;
421}
422
423static int ixp4xx_gpio_get_value(struct gpio_chip *chip, unsigned gpio)
424{
425 int value;
426
427 gpio_line_get(gpio, &value);
428
429 return value;
430}
431
432static void ixp4xx_gpio_set_value(struct gpio_chip *chip, unsigned gpio,
433 int value)
434{
435 gpio_line_set(gpio, value);
436}
437
438static struct gpio_chip ixp4xx_gpio_chip = {
439 .label = "IXP4XX_GPIO_CHIP",
440 .direction_input = ixp4xx_gpio_direction_input,
441 .direction_output = ixp4xx_gpio_direction_output,
442 .get = ixp4xx_gpio_get_value,
443 .set = ixp4xx_gpio_set_value,
444 .to_irq = ixp4xx_gpio_to_irq,
445 .base = 0,
446 .ngpio = 16,
447};
448
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449void __init ixp4xx_sys_init(void)
450{
Deepak Saxena54e269e2006-01-05 20:59:29 +0000451 ixp4xx_exp_bus_size = SZ_16M;
452
Milan Svobodae520a362006-12-01 11:36:41 +0100453 platform_add_devices(ixp4xx_devices, ARRAY_SIZE(ixp4xx_devices));
454
Richard Cochran9dde0ae2012-05-23 18:19:51 +0200455 gpiochip_add(&ixp4xx_gpio_chip);
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 if (cpu_is_ixp46x()) {
Deepak Saxena54e269e2006-01-05 20:59:29 +0000458 int region;
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 platform_add_devices(ixp46x_devices,
461 ARRAY_SIZE(ixp46x_devices));
Deepak Saxena54e269e2006-01-05 20:59:29 +0000462
463 for (region = 0; region < 7; region++) {
464 if((*(IXP4XX_EXP_REG(0x4 * region)) & 0x200)) {
465 ixp4xx_exp_bus_size = SZ_32M;
466 break;
467 }
468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 }
Deepak Saxena54e269e2006-01-05 20:59:29 +0000470
David Vrabel1e74c892006-01-18 22:46:43 +0000471 printk("IXP4xx: Using %luMiB expansion bus window size\n",
Deepak Saxena54e269e2006-01-05 20:59:29 +0000472 ixp4xx_exp_bus_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473}
474
Kevin Hilmane32f1502007-03-08 20:23:59 +0100475/*
Russell King5b0d4952010-12-15 21:23:13 +0000476 * sched_clock()
477 */
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100478static u32 notrace ixp4xx_read_sched_clock(void)
Russell King5b0d4952010-12-15 21:23:13 +0000479{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100480 return *IXP4XX_OSTS;
Russell King5b0d4952010-12-15 21:23:13 +0000481}
482
483/*
Kevin Hilmane32f1502007-03-08 20:23:59 +0100484 * clocksource
485 */
Richard Cochran900b1702011-07-15 21:33:12 +0200486
487static cycle_t ixp4xx_clocksource_read(struct clocksource *c)
488{
489 return *IXP4XX_OSTS;
490}
491
Ben Hutchingse66a0222010-12-11 20:17:54 +0000492unsigned long ixp4xx_timer_freq = IXP4XX_TIMER_FREQ;
Krzysztof Halasa5dbc4652009-09-05 03:59:49 +0000493EXPORT_SYMBOL(ixp4xx_timer_freq);
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200494static void __init ixp4xx_clocksource_init(void)
Kevin Hilman84904d02006-09-22 00:58:57 +0100495{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100496 setup_sched_clock(ixp4xx_read_sched_clock, 32, ixp4xx_timer_freq);
Russell King5b0d4952010-12-15 21:23:13 +0000497
Richard Cochran900b1702011-07-15 21:33:12 +0200498 clocksource_mmio_init(NULL, "OSTS", ixp4xx_timer_freq, 200, 32,
499 ixp4xx_clocksource_read);
Kevin Hilman84904d02006-09-22 00:58:57 +0100500}
Kevin Hilmane32f1502007-03-08 20:23:59 +0100501
502/*
503 * clockevents
504 */
505static int ixp4xx_set_next_event(unsigned long evt,
506 struct clock_event_device *unused)
507{
508 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
509
510 *IXP4XX_OSRT1 = (evt & ~IXP4XX_OST_RELOAD_MASK) | opts;
511
512 return 0;
513}
514
515static void ixp4xx_set_mode(enum clock_event_mode mode,
516 struct clock_event_device *evt)
517{
Kevin Hilman553876c2007-12-12 00:32:58 +0100518 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
519 unsigned long osrt = *IXP4XX_OSRT1 & ~IXP4XX_OST_RELOAD_MASK;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100520
521 switch (mode) {
522 case CLOCK_EVT_MODE_PERIODIC:
523 osrt = LATCH & ~IXP4XX_OST_RELOAD_MASK;
524 opts = IXP4XX_OST_ENABLE;
525 break;
526 case CLOCK_EVT_MODE_ONESHOT:
527 /* period set by 'set next_event' */
528 osrt = 0;
529 opts = IXP4XX_OST_ENABLE | IXP4XX_OST_ONE_SHOT;
530 break;
531 case CLOCK_EVT_MODE_SHUTDOWN:
Kevin Hilman553876c2007-12-12 00:32:58 +0100532 opts &= ~IXP4XX_OST_ENABLE;
533 break;
534 case CLOCK_EVT_MODE_RESUME:
535 opts |= IXP4XX_OST_ENABLE;
536 break;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100537 case CLOCK_EVT_MODE_UNUSED:
538 default:
539 osrt = opts = 0;
540 break;
541 }
542
543 *IXP4XX_OSRT1 = osrt | opts;
544}
545
546static struct clock_event_device clockevent_ixp4xx = {
547 .name = "ixp4xx timer1",
548 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
549 .rating = 200,
Kevin Hilmane32f1502007-03-08 20:23:59 +0100550 .set_mode = ixp4xx_set_mode,
551 .set_next_event = ixp4xx_set_next_event,
552};
553
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200554static void __init ixp4xx_clockevent_init(void)
Kevin Hilmane32f1502007-03-08 20:23:59 +0100555{
Rusty Russell320ab2b2008-12-13 21:20:26 +1030556 clockevent_ixp4xx.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000557 clockevents_config_and_register(&clockevent_ixp4xx, IXP4XX_TIMER_FREQ,
558 0xf, 0xfffffffe);
Kevin Hilmane32f1502007-03-08 20:23:59 +0100559}
Russell Kingd1b860f2011-11-05 12:10:55 +0000560
Robin Holt7b6d8642013-07-08 16:01:40 -0700561void ixp4xx_restart(enum reboot_mode mode, const char *cmd)
Russell Kingd1b860f2011-11-05 12:10:55 +0000562{
Robin Holt7b6d8642013-07-08 16:01:40 -0700563 if ( 1 && mode == REBOOT_SOFT) {
Russell Kingd1b860f2011-11-05 12:10:55 +0000564 /* Jump into ROM at address 0 */
565 soft_restart(0);
566 } else {
567 /* Use on-chip reset capability */
568
569 /* set the "key" register to enable access to
570 * "timer" and "enable" registers
571 */
572 *IXP4XX_OSWK = IXP4XX_WDT_KEY;
573
574 /* write 0 to the timer register for an immediate reset */
575 *IXP4XX_OSWT = 0;
576
577 *IXP4XX_OSWE = IXP4XX_WDT_RESET_ENABLE | IXP4XX_WDT_COUNT_ENABLE;
578 }
579}
Rob Herringf4495882012-03-06 15:01:53 -0600580
581#ifdef CONFIG_IXP4XX_INDIRECT_PCI
582/*
583 * In the case of using indirect PCI, we simply return the actual PCI
584 * address and our read/write implementation use that to drive the
585 * access registers. If something outside of PCI is ioremap'd, we
586 * fallback to the default.
587 */
588
Laura Abbott9b971732013-05-16 19:40:22 +0100589static void __iomem *ixp4xx_ioremap_caller(phys_addr_t addr, size_t size,
Rob Herringf4495882012-03-06 15:01:53 -0600590 unsigned int mtype, void *caller)
591{
592 if (!is_pci_memory(addr))
593 return __arm_ioremap_caller(addr, size, mtype, caller);
594
595 return (void __iomem *)addr;
596}
597
598static void ixp4xx_iounmap(void __iomem *addr)
599{
600 if (!is_pci_memory((__force u32)addr))
601 __iounmap(addr);
602}
603
604void __init ixp4xx_init_early(void)
605{
606 arch_ioremap_caller = ixp4xx_ioremap_caller;
607 arch_iounmap = ixp4xx_iounmap;
608}
609#else
610void __init ixp4xx_init_early(void) {}
611#endif