blob: be807625ed8c23dead72282fc9ff5b9babbfe1f6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/vfp/vfphw.S
3 *
4 * Copyright (C) 2004 ARM Limited.
5 * Written by Deep Blue Solutions Limited.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This code is called from the kernel's undefined instruction trap.
12 * r9 holds the return address for successful handling.
13 * lr holds the return address for unrecognised instructions.
14 * r10 points at the start of the private FP workspace in the thread structure
15 * sp points to a struct pt_regs (as defined in include/asm/proc/ptrace.h)
16 */
Catalin Marinas39ad04c2014-04-02 10:57:48 +010017#include <linux/init.h>
18#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/thread_info.h>
20#include <asm/vfpmacros.h>
Joe Perches0cc41e42012-07-30 14:40:12 -070021#include <linux/kern_levels.h>
Catalin Marinas39ad04c2014-04-02 10:57:48 +010022#include <asm/assembler.h>
23#include <asm/asm-offsets.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25 .macro DBGSTR, str
26#ifdef DEBUG
27 stmfd sp!, {r0-r3, ip, lr}
Russell Kingded3ef02013-02-26 14:41:41 +000028 ldr r0, =1f
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 bl printk
Russell Kingded3ef02013-02-26 14:41:41 +000030 ldmfd sp!, {r0-r3, ip, lr}
31
32 .pushsection .rodata, "a"
331: .ascii KERN_DEBUG "VFP: \str\n"
34 .byte 0
35 .previous
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#endif
37 .endm
38
39 .macro DBGSTR1, str, arg
40#ifdef DEBUG
41 stmfd sp!, {r0-r3, ip, lr}
42 mov r1, \arg
Russell Kingded3ef02013-02-26 14:41:41 +000043 ldr r0, =1f
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 bl printk
Russell Kingded3ef02013-02-26 14:41:41 +000045 ldmfd sp!, {r0-r3, ip, lr}
46
47 .pushsection .rodata, "a"
481: .ascii KERN_DEBUG "VFP: \str\n"
49 .byte 0
50 .previous
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#endif
52 .endm
53
54 .macro DBGSTR3, str, arg1, arg2, arg3
55#ifdef DEBUG
56 stmfd sp!, {r0-r3, ip, lr}
57 mov r3, \arg3
58 mov r2, \arg2
59 mov r1, \arg1
Russell Kingded3ef02013-02-26 14:41:41 +000060 ldr r0, =1f
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 bl printk
Russell Kingded3ef02013-02-26 14:41:41 +000062 ldmfd sp!, {r0-r3, ip, lr}
63
64 .pushsection .rodata, "a"
651: .ascii KERN_DEBUG "VFP: \str\n"
66 .byte 0
67 .previous
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#endif
69 .endm
70
71
72@ VFP hardware support entry point.
73@
Russell King15ac49b2012-07-30 19:42:10 +010074@ r0 = instruction opcode (32-bit ARM or two 16-bit Thumb)
75@ r2 = PC value to resume execution after successful emulation
76@ r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -070077@ r10 = vfp_state union
Catalin Marinasc6428462007-01-24 18:47:08 +010078@ r11 = CPU number
Russell King15ac49b2012-07-30 19:42:10 +010079@ lr = unrecognised instruction return address
80@ IRQs enabled.
Catalin Marinas93ed3972008-08-28 11:22:32 +010081ENTRY(vfp_support_entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 DBGSTR3 "instr %08x pc %08x state %p", r0, r2, r10
83
Ard Biesheuvelab3da152013-05-24 16:23:28 +020084 ldr r3, [sp, #S_PSR] @ Neither lazy restore nor FP exceptions
85 and r3, r3, #MODE_MASK @ are supported in kernel mode
86 teq r3, #USR_MODE
87 bne vfp_kmode_exception @ Returns through lr
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 VFPFMRX r1, FPEXC @ Is the VFP enabled?
90 DBGSTR1 "fpexc %08x", r1
Russell King228adef2007-07-18 09:37:10 +010091 tst r1, #FPEXC_EN
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 bne look_for_VFP_exceptions @ VFP is already enabled
93
94 DBGSTR1 "enable %x", r10
Russell Kingaf61bdf2011-07-09 13:44:04 +010095 ldr r3, vfp_current_hw_state_address
Russell King228adef2007-07-18 09:37:10 +010096 orr r1, r1, #FPEXC_EN @ user FPEXC has the enable bit set
Russell Kingaf61bdf2011-07-09 13:44:04 +010097 ldr r4, [r3, r11, lsl #2] @ vfp_current_hw_state pointer
Russell King228adef2007-07-18 09:37:10 +010098 bic r5, r1, #FPEXC_EX @ make sure exceptions are disabled
Russell King08409c32011-07-09 14:24:36 +010099 cmp r4, r10 @ this thread owns the hw context?
Russell Kingf8f2a852011-07-09 16:09:43 +0100100#ifndef CONFIG_SMP
101 @ For UP, checking that this thread owns the hw context is
102 @ sufficient to determine that the hardware state is valid.
Russell King08409c32011-07-09 14:24:36 +0100103 beq vfp_hw_state_valid
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Russell Kingf8f2a852011-07-09 16:09:43 +0100105 @ On UP, we lazily save the VFP context. As a different
106 @ thread wants ownership of the VFP hardware, save the old
107 @ state if there was a previous (valid) owner.
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 VFPFMXR FPEXC, r5 @ enable VFP, disable any pending
110 @ exceptions, so we can get at the
111 @ rest of it
112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 DBGSTR1 "save old state %p", r4
Russell Kingf8f2a852011-07-09 16:09:43 +0100114 cmp r4, #0 @ if the vfp_current_hw_state is NULL
115 beq vfp_reload_hw @ then the hw state needs reloading
Catalin Marinas25ebee02007-09-25 15:22:24 +0100116 VFPFSTMIA r4, r5 @ save the working registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 VFPFMRX r5, FPSCR @ current status
Catalin Marinas85d69432009-05-30 14:00:18 +0100118#ifndef CONFIG_CPU_FEROCEON
Catalin Marinasc98929c2007-11-22 18:32:01 +0100119 tst r1, #FPEXC_EX @ is there additional state to save?
Catalin Marinas24b647a2008-11-06 13:23:08 +0000120 beq 1f
121 VFPFMRX r6, FPINST @ FPINST (only if FPEXC.EX is set)
122 tst r1, #FPEXC_FP2V @ is there an FPINST2 to read?
123 beq 1f
124 VFPFMRX r8, FPINST2 @ FPINST2 if needed (and present)
1251:
Catalin Marinas85d69432009-05-30 14:00:18 +0100126#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 stmia r4, {r1, r5, r6, r8} @ save FPEXC, FPSCR, FPINST, FPINST2
Russell Kingf8f2a852011-07-09 16:09:43 +0100128vfp_reload_hw:
129
130#else
131 @ For SMP, if this thread does not own the hw context, then we
132 @ need to reload it. No need to save the old state as on SMP,
133 @ we always save the state when we switch away from a thread.
134 bne vfp_reload_hw
135
136 @ This thread has ownership of the current hardware context.
137 @ However, it may have been migrated to another CPU, in which
138 @ case the saved state is newer than the hardware context.
139 @ Check this by looking at the CPU number which the state was
140 @ last loaded onto.
141 ldr ip, [r10, #VFP_CPU]
142 teq ip, r11
143 beq vfp_hw_state_valid
144
145vfp_reload_hw:
146 @ We're loading this threads state into the VFP hardware. Update
147 @ the CPU number which contains the most up to date VFP context.
148 str r11, [r10, #VFP_CPU]
149
150 VFPFMXR FPEXC, r5 @ enable VFP, disable any pending
151 @ exceptions, so we can get at the
152 @ rest of it
Catalin Marinasc6428462007-01-24 18:47:08 +0100153#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 DBGSTR1 "load state %p", r10
Russell Kingaf61bdf2011-07-09 13:44:04 +0100156 str r10, [r3, r11, lsl #2] @ update the vfp_current_hw_state pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 @ Load the saved state back into the VFP
Catalin Marinas25ebee02007-09-25 15:22:24 +0100158 VFPFLDMIA r10, r5 @ reload the working registers while
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 @ FPEXC is in a safe state
Catalin Marinas80ed35472006-03-25 21:58:00 +0000160 ldmia r10, {r1, r5, r6, r8} @ load FPEXC, FPSCR, FPINST, FPINST2
Catalin Marinas85d69432009-05-30 14:00:18 +0100161#ifndef CONFIG_CPU_FEROCEON
Catalin Marinasc98929c2007-11-22 18:32:01 +0100162 tst r1, #FPEXC_EX @ is there additional state to restore?
Catalin Marinas24b647a2008-11-06 13:23:08 +0000163 beq 1f
164 VFPFMXR FPINST, r6 @ restore FPINST (only if FPEXC.EX is set)
165 tst r1, #FPEXC_FP2V @ is there an FPINST2 to write?
166 beq 1f
167 VFPFMXR FPINST2, r8 @ FPINST2 if needed (and present)
1681:
Catalin Marinas85d69432009-05-30 14:00:18 +0100169#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 VFPFMXR FPSCR, r5 @ restore status
171
Russell King08409c32011-07-09 14:24:36 +0100172@ The context stored in the VFP hardware is up to date with this thread
173vfp_hw_state_valid:
Russell King228adef2007-07-18 09:37:10 +0100174 tst r1, #FPEXC_EX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 bne process_exception @ might as well handle the pending
176 @ exception before retrying branch
177 @ out before setting an FPEXC that
178 @ stops us reading stuff
Russell King15ac49b2012-07-30 19:42:10 +0100179 VFPFMXR FPEXC, r1 @ Restore FPEXC last
180 sub r2, r2, #4 @ Retry current instruction - if Thumb
181 str r2, [sp, #S_PC] @ mode it's two 16-bit instructions,
182 @ else it's one 32-bit instruction, so
183 @ always subtract 4 from the following
184 @ instruction address.
Catalin Marinas0b1f68e2014-04-02 10:57:49 +0100185 dec_preempt_count_ti r10, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 mov pc, r9 @ we think we have handled things
187
188
189look_for_VFP_exceptions:
Catalin Marinasc98929c2007-11-22 18:32:01 +0100190 @ Check for synchronous or asynchronous exception
191 tst r1, #FPEXC_EX | FPEXC_DEX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 bne process_exception
Catalin Marinasc98929c2007-11-22 18:32:01 +0100193 @ On some implementations of the VFP subarch 1, setting FPSCR.IXE
194 @ causes all the CDP instructions to be bounced synchronously without
195 @ setting the FPEXC.EX bit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 VFPFMRX r5, FPSCR
Catalin Marinasc98929c2007-11-22 18:32:01 +0100197 tst r5, #FPSCR_IXE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 bne process_exception
199
200 @ Fall into hand on to next handler - appropriate coproc instr
201 @ not recognised by VFP
202
203 DBGSTR "not VFP"
Catalin Marinas0b1f68e2014-04-02 10:57:49 +0100204 dec_preempt_count_ti r10, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 mov pc, lr
206
207process_exception:
208 DBGSTR "bounce"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 mov r2, sp @ nothing stacked - regdump is at TOS
210 mov lr, r9 @ setup for a return to the user code.
211
212 @ Now call the C code to package up the bounce to the support code
213 @ r0 holds the trigger instruction
214 @ r1 holds the FPEXC value
215 @ r2 pointer to register dump
Catalin Marinasc98929c2007-11-22 18:32:01 +0100216 b VFP_bounce @ we have handled this - the support
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 @ code will raise an exception if
218 @ required. If not, the user code will
219 @ retry the faulted instruction
Catalin Marinas93ed3972008-08-28 11:22:32 +0100220ENDPROC(vfp_support_entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
Catalin Marinas93ed3972008-08-28 11:22:32 +0100222ENTRY(vfp_save_state)
Catalin Marinasc6428462007-01-24 18:47:08 +0100223 @ Save the current VFP state
224 @ r0 - save location
225 @ r1 - FPEXC
226 DBGSTR1 "save VFP state %p", r0
Catalin Marinas25ebee02007-09-25 15:22:24 +0100227 VFPFSTMIA r0, r2 @ save the working registers
Catalin Marinasc6428462007-01-24 18:47:08 +0100228 VFPFMRX r2, FPSCR @ current status
Catalin Marinasc98929c2007-11-22 18:32:01 +0100229 tst r1, #FPEXC_EX @ is there additional state to save?
Catalin Marinas24b647a2008-11-06 13:23:08 +0000230 beq 1f
231 VFPFMRX r3, FPINST @ FPINST (only if FPEXC.EX is set)
232 tst r1, #FPEXC_FP2V @ is there an FPINST2 to read?
233 beq 1f
234 VFPFMRX r12, FPINST2 @ FPINST2 if needed (and present)
2351:
Catalin Marinasc6428462007-01-24 18:47:08 +0100236 stmia r0, {r1, r2, r3, r12} @ save FPEXC, FPSCR, FPINST, FPINST2
237 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100238ENDPROC(vfp_save_state)
Catalin Marinasc6428462007-01-24 18:47:08 +0100239
Dave Martin7eb25eb2010-11-29 19:43:22 +0100240 .align
Russell Kingaf61bdf2011-07-09 13:44:04 +0100241vfp_current_hw_state_address:
242 .word vfp_current_hw_state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Catalin Marinas07f33a02009-07-24 12:32:57 +0100244 .macro tbl_branch, base, tmp, shift
245#ifdef CONFIG_THUMB2_KERNEL
246 adr \tmp, 1f
247 add \tmp, \tmp, \base, lsl \shift
248 mov pc, \tmp
249#else
250 add pc, pc, \base, lsl \shift
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 mov r0, r0
Catalin Marinas07f33a02009-07-24 12:32:57 +0100252#endif
2531:
254 .endm
255
256ENTRY(vfp_get_float)
257 tbl_branch r0, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002591: mrc p10, 0, r0, c\dr, c0, 0 @ fmrs r0, s0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100261 .org 1b + 8
2621: mrc p10, 0, r0, c\dr, c0, 4 @ fmrs r0, s1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100264 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 .endr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100266ENDPROC(vfp_get_float)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Catalin Marinas93ed3972008-08-28 11:22:32 +0100268ENTRY(vfp_put_float)
Catalin Marinas07f33a02009-07-24 12:32:57 +0100269 tbl_branch r1, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002711: mcr p10, 0, r0, c\dr, c0, 0 @ fmsr r0, s0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100273 .org 1b + 8
2741: mcr p10, 0, r0, c\dr, c0, 4 @ fmsr r0, s1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100276 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 .endr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100278ENDPROC(vfp_put_float)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Catalin Marinas93ed3972008-08-28 11:22:32 +0100280ENTRY(vfp_get_double)
Catalin Marinas07f33a02009-07-24 12:32:57 +0100281 tbl_branch r0, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002831: fmrrd r0, r1, d\dr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100285 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 .endr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100287#ifdef CONFIG_VFPv3
288 @ d16 - d31 registers
289 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002901: mrrc p11, 3, r0, r1, c\dr @ fmrrd r0, r1, d\dr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100291 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100292 .org 1b + 8
Catalin Marinas25ebee02007-09-25 15:22:24 +0100293 .endr
294#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Catalin Marinas25ebee02007-09-25 15:22:24 +0100296 @ virtual register 16 (or 32 if VFPv3) for compare with zero
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 mov r0, #0
298 mov r1, #0
299 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100300ENDPROC(vfp_get_double)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Catalin Marinas93ed3972008-08-28 11:22:32 +0100302ENTRY(vfp_put_double)
Catalin Marinas07f33a02009-07-24 12:32:57 +0100303 tbl_branch r2, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01003051: fmdrr d\dr, r0, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100307 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 .endr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100309#ifdef CONFIG_VFPv3
310 @ d16 - d31 registers
311 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Russell King138de1c2010-05-27 08:23:29 +01003121: mcrr p11, 3, r0, r1, c\dr @ fmdrr r0, r1, d\dr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100313 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100314 .org 1b + 8
Catalin Marinas25ebee02007-09-25 15:22:24 +0100315 .endr
316#endif
Catalin Marinas93ed3972008-08-28 11:22:32 +0100317ENDPROC(vfp_put_double)