blob: 771bb614ccc99bf06682a6824f3e0309c6074aa4 [file] [log] [blame]
Ron Mercer5a4faa872006-07-25 00:40:21 -07001/*
2 * QLogic QLA3xxx NIC HBA Driver
3 * Copyright (c) 2003-2006 QLogic Corporation
4 *
5 * See LICENSE.qla3xxx for copyright and licensing details.
6 */
7
Joe Percheseddc5fb2010-07-22 12:33:31 +00008#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9
Ron Mercer5a4faa872006-07-25 00:40:21 -070010#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/kthread.h>
23#include <linux/interrupt.h>
24#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/ip.h>
Ron Mercerbd36b0a2007-01-03 16:26:08 -080027#include <linux/in.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070028#include <linux/if_arp.h>
29#include <linux/if_ether.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/skbuff.h>
34#include <linux/rtnetlink.h>
35#include <linux/if_vlan.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070036#include <linux/delay.h>
37#include <linux/mm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040038#include <linux/prefetch.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070039
40#include "qla3xxx.h"
41
Joe Perchesd7f61772010-07-22 15:36:17 +000042#define DRV_NAME "qla3xxx"
43#define DRV_STRING "QLogic ISP3XXX Network Driver"
rootb08c42b2008-07-31 13:46:08 -070044#define DRV_VERSION "v2.03.00-k5"
Ron Mercer5a4faa872006-07-25 00:40:21 -070045
46static const char ql3xxx_driver_name[] = DRV_NAME;
47static const char ql3xxx_driver_version[] = DRV_VERSION;
48
Joe Percheseddc5fb2010-07-22 12:33:31 +000049#define TIMED_OUT_MSG \
50"Timed out waiting for management port to get free before issuing command\n"
51
Ron Mercer5a4faa872006-07-25 00:40:21 -070052MODULE_AUTHOR("QLogic Corporation");
53MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
54MODULE_LICENSE("GPL");
55MODULE_VERSION(DRV_VERSION);
56
57static const u32 default_msg
58 = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
59 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
60
61static int debug = -1; /* defaults above */
62module_param(debug, int, 0);
63MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
64
65static int msi;
66module_param(msi, int, 0);
67MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
68
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000069static DEFINE_PCI_DEVICE_TABLE(ql3xxx_pci_tbl) = {
Ron Mercer5a4faa872006-07-25 00:40:21 -070070 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
Ron Mercerbd36b0a2007-01-03 16:26:08 -080071 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
Ron Mercer5a4faa872006-07-25 00:40:21 -070072 /* required last entry */
73 {0,}
74};
75
76MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
77
78/*
Ron Mercer3efedf22007-03-26 12:43:52 -070079 * These are the known PHY's which are used
80 */
Joe Perchesd7f61772010-07-22 15:36:17 +000081enum PHY_DEVICE_TYPE {
Ron Mercer3efedf22007-03-26 12:43:52 -070082 PHY_TYPE_UNKNOWN = 0,
83 PHY_VITESSE_VSC8211,
84 PHY_AGERE_ET1011C,
85 MAX_PHY_DEV_TYPES
Joe Perchesd7f61772010-07-22 15:36:17 +000086};
Ron Mercer3efedf22007-03-26 12:43:52 -070087
Joe Perchesd7f61772010-07-22 15:36:17 +000088struct PHY_DEVICE_INFO {
89 const enum PHY_DEVICE_TYPE phyDevice;
90 const u32 phyIdOUI;
91 const u16 phyIdModel;
92 const char *name;
93};
Ron Mercer3efedf22007-03-26 12:43:52 -070094
Joe Perchesd7f61772010-07-22 15:36:17 +000095static const struct PHY_DEVICE_INFO PHY_DEVICES[] = {
96 {PHY_TYPE_UNKNOWN, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
97 {PHY_VITESSE_VSC8211, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
98 {PHY_AGERE_ET1011C, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
Ron Mercer3efedf22007-03-26 12:43:52 -070099};
100
101
102/*
Ron Mercer5a4faa872006-07-25 00:40:21 -0700103 * Caller must take hw_lock.
104 */
105static int ql_sem_spinlock(struct ql3_adapter *qdev,
106 u32 sem_mask, u32 sem_bits)
107{
Joe Perchesd7f61772010-07-22 15:36:17 +0000108 struct ql3xxx_port_registers __iomem *port_regs =
109 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700110 u32 value;
111 unsigned int seconds = 3;
112
113 do {
114 writel((sem_mask | sem_bits),
115 &port_regs->CommonRegs.semaphoreReg);
116 value = readl(&port_regs->CommonRegs.semaphoreReg);
117 if ((value & (sem_mask >> 16)) == sem_bits)
118 return 0;
119 ssleep(1);
Joe Perchesd7f61772010-07-22 15:36:17 +0000120 } while (--seconds);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700121 return -1;
122}
123
124static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
125{
Joe Perchesd7f61772010-07-22 15:36:17 +0000126 struct ql3xxx_port_registers __iomem *port_regs =
127 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700128 writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
129 readl(&port_regs->CommonRegs.semaphoreReg);
130}
131
132static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
133{
Joe Perchesd7f61772010-07-22 15:36:17 +0000134 struct ql3xxx_port_registers __iomem *port_regs =
135 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700136 u32 value;
137
138 writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
139 value = readl(&port_regs->CommonRegs.semaphoreReg);
140 return ((value & (sem_mask >> 16)) == sem_bits);
141}
142
143/*
144 * Caller holds hw_lock.
145 */
146static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
147{
148 int i = 0;
149
Joe Percheseddc5fb2010-07-22 12:33:31 +0000150 while (i < 10) {
151 if (i)
152 ssleep(1);
153
154 if (ql_sem_lock(qdev,
155 QL_DRVR_SEM_MASK,
156 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
157 * 2) << 1)) {
158 netdev_printk(KERN_DEBUG, qdev->ndev,
159 "driver lock acquired\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -0700160 return 1;
161 }
162 }
Joe Percheseddc5fb2010-07-22 12:33:31 +0000163
164 netdev_err(qdev->ndev, "Timed out waiting for driver lock...\n");
165 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700166}
167
168static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
169{
Joe Perchesd7f61772010-07-22 15:36:17 +0000170 struct ql3xxx_port_registers __iomem *port_regs =
171 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700172
173 writel(((ISP_CONTROL_NP_MASK << 16) | page),
174 &port_regs->CommonRegs.ispControlStatus);
175 readl(&port_regs->CommonRegs.ispControlStatus);
176 qdev->current_page = page;
177}
178
Joe Perchesd7f61772010-07-22 15:36:17 +0000179static u32 ql_read_common_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700180{
181 u32 value;
182 unsigned long hw_flags;
183
184 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
185 value = readl(reg);
186 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
187
188 return value;
189}
190
Joe Perchesd7f61772010-07-22 15:36:17 +0000191static u32 ql_read_common_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700192{
193 return readl(reg);
194}
195
196static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
197{
198 u32 value;
199 unsigned long hw_flags;
200
201 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
202
203 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000204 ql_set_register_page(qdev, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700205 value = readl(reg);
206
207 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
208 return value;
209}
210
211static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
212{
213 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000214 ql_set_register_page(qdev, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700215 return readl(reg);
216}
217
218static void ql_write_common_reg_l(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100219 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700220{
221 unsigned long hw_flags;
222
223 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Al Viroee111d12006-09-25 02:53:53 +0100224 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700225 readl(reg);
226 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700227}
228
229static void ql_write_common_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100230 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700231{
Al Viroee111d12006-09-25 02:53:53 +0100232 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700233 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700234}
235
Ron Mercer80b02e52007-01-03 16:26:07 -0800236static void ql_write_nvram_reg(struct ql3_adapter *qdev,
237 u32 __iomem *reg, u32 value)
238{
239 writel(value, reg);
240 readl(reg);
241 udelay(1);
Ron Mercer80b02e52007-01-03 16:26:07 -0800242}
243
Ron Mercer5a4faa872006-07-25 00:40:21 -0700244static void ql_write_page0_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100245 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700246{
247 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000248 ql_set_register_page(qdev, 0);
Al Viroee111d12006-09-25 02:53:53 +0100249 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700250 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700251}
252
253/*
254 * Caller holds hw_lock. Only called during init.
255 */
256static void ql_write_page1_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100257 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700258{
259 if (qdev->current_page != 1)
Joe Perchesd7f61772010-07-22 15:36:17 +0000260 ql_set_register_page(qdev, 1);
Al Viroee111d12006-09-25 02:53:53 +0100261 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700262 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700263}
264
265/*
266 * Caller holds hw_lock. Only called during init.
267 */
268static void ql_write_page2_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100269 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700270{
271 if (qdev->current_page != 2)
Joe Perchesd7f61772010-07-22 15:36:17 +0000272 ql_set_register_page(qdev, 2);
Al Viroee111d12006-09-25 02:53:53 +0100273 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700274 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700275}
276
277static void ql_disable_interrupts(struct ql3_adapter *qdev)
278{
Joe Perchesd7f61772010-07-22 15:36:17 +0000279 struct ql3xxx_port_registers __iomem *port_regs =
280 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700281
282 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
283 (ISP_IMR_ENABLE_INT << 16));
284
285}
286
287static void ql_enable_interrupts(struct ql3_adapter *qdev)
288{
Joe Perchesd7f61772010-07-22 15:36:17 +0000289 struct ql3xxx_port_registers __iomem *port_regs =
290 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700291
292 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
293 ((0xff << 16) | ISP_IMR_ENABLE_INT));
294
295}
296
297static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
298 struct ql_rcv_buf_cb *lrg_buf_cb)
299{
Benjamin Li0f8ab892007-02-26 11:06:40 -0800300 dma_addr_t map;
301 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700302 lrg_buf_cb->next = NULL;
303
304 if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
305 qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
306 } else {
307 qdev->lrg_buf_free_tail->next = lrg_buf_cb;
308 qdev->lrg_buf_free_tail = lrg_buf_cb;
309 }
310
311 if (!lrg_buf_cb->skb) {
Benjamin Licd238fa2007-02-26 11:06:33 -0800312 lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
313 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700314 if (unlikely(!lrg_buf_cb->skb)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000315 netdev_err(qdev->ndev, "failed netdev_alloc_skb()\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -0700316 qdev->lrg_buf_skb_check++;
317 } else {
318 /*
319 * We save some space to copy the ethhdr from first
320 * buffer
321 */
322 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
323 map = pci_map_single(qdev->pdev,
324 lrg_buf_cb->skb->data,
325 qdev->lrg_buffer_len -
326 QL_HEADER_SPACE,
327 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700328 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +0000329 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000330 netdev_err(qdev->ndev,
331 "PCI mapping failed with error: %d\n",
332 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -0800333 dev_kfree_skb(lrg_buf_cb->skb);
334 lrg_buf_cb->skb = NULL;
335
336 qdev->lrg_buf_skb_check++;
337 return;
338 }
339
Ron Mercer5a4faa872006-07-25 00:40:21 -0700340 lrg_buf_cb->buf_phy_addr_low =
341 cpu_to_le32(LS_64BITS(map));
342 lrg_buf_cb->buf_phy_addr_high =
343 cpu_to_le32(MS_64BITS(map));
FUJITA Tomonori87196eb2010-04-12 14:32:13 +0000344 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
345 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -0700346 qdev->lrg_buffer_len -
347 QL_HEADER_SPACE);
348 }
349 }
350
351 qdev->lrg_buf_free_count++;
352}
353
354static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
355 *qdev)
356{
Joe Perchesd7f61772010-07-22 15:36:17 +0000357 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700358
Joe Perchesd7f61772010-07-22 15:36:17 +0000359 if (lrg_buf_cb != NULL) {
360 qdev->lrg_buf_free_head = lrg_buf_cb->next;
361 if (qdev->lrg_buf_free_head == NULL)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700362 qdev->lrg_buf_free_tail = NULL;
363 qdev->lrg_buf_free_count--;
364 }
365
366 return lrg_buf_cb;
367}
368
369static u32 addrBits = EEPROM_NO_ADDR_BITS;
370static u32 dataBits = EEPROM_NO_DATA_BITS;
371
372static void fm93c56a_deselect(struct ql3_adapter *qdev);
373static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
374 unsigned short *value);
375
376/*
377 * Caller holds hw_lock.
378 */
379static void fm93c56a_select(struct ql3_adapter *qdev)
380{
381 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000382 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000383 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700384
385 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
Joe Perchesd7f61772010-07-22 15:36:17 +0000386 ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
387 ql_write_nvram_reg(qdev, spir,
388 ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700389}
390
391/*
392 * Caller holds hw_lock.
393 */
394static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
395{
396 int i;
397 u32 mask;
398 u32 dataBit;
399 u32 previousBit;
400 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000401 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000402 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700403
404 /* Clock in a zero, then do the start bit */
Joe Perchesd7f61772010-07-22 15:36:17 +0000405 ql_write_nvram_reg(qdev, spir,
406 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
407 AUBURN_EEPROM_DO_1));
408 ql_write_nvram_reg(qdev, spir,
409 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
410 AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_RISE));
411 ql_write_nvram_reg(qdev, spir,
412 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
413 AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700414
415 mask = 1 << (FM93C56A_CMD_BITS - 1);
416 /* Force the previous data bit to be different */
417 previousBit = 0xffff;
418 for (i = 0; i < FM93C56A_CMD_BITS; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000419 dataBit = (cmd & mask)
420 ? AUBURN_EEPROM_DO_1
421 : AUBURN_EEPROM_DO_0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700422 if (previousBit != dataBit) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000423 /* If the bit changed, change the DO state to match */
424 ql_write_nvram_reg(qdev, spir,
425 (ISP_NVRAM_MASK |
426 qdev->eeprom_cmd_data | dataBit));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700427 previousBit = dataBit;
428 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000429 ql_write_nvram_reg(qdev, spir,
430 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
431 dataBit | AUBURN_EEPROM_CLK_RISE));
432 ql_write_nvram_reg(qdev, spir,
433 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
434 dataBit | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700435 cmd = cmd << 1;
436 }
437
438 mask = 1 << (addrBits - 1);
439 /* Force the previous data bit to be different */
440 previousBit = 0xffff;
441 for (i = 0; i < addrBits; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000442 dataBit = (eepromAddr & mask) ? AUBURN_EEPROM_DO_1
443 : AUBURN_EEPROM_DO_0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700444 if (previousBit != dataBit) {
445 /*
446 * If the bit changed, then change the DO state to
447 * match
448 */
Joe Perchesd7f61772010-07-22 15:36:17 +0000449 ql_write_nvram_reg(qdev, spir,
450 (ISP_NVRAM_MASK |
451 qdev->eeprom_cmd_data | dataBit));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700452 previousBit = dataBit;
453 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000454 ql_write_nvram_reg(qdev, spir,
455 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
456 dataBit | AUBURN_EEPROM_CLK_RISE));
457 ql_write_nvram_reg(qdev, spir,
458 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
459 dataBit | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700460 eepromAddr = eepromAddr << 1;
461 }
462}
463
464/*
465 * Caller holds hw_lock.
466 */
467static void fm93c56a_deselect(struct ql3_adapter *qdev)
468{
469 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000470 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000471 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Joe Perchesd7f61772010-07-22 15:36:17 +0000472
Ron Mercer5a4faa872006-07-25 00:40:21 -0700473 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
Joe Perchesd7f61772010-07-22 15:36:17 +0000474 ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700475}
476
477/*
478 * Caller holds hw_lock.
479 */
480static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
481{
482 int i;
483 u32 data = 0;
484 u32 dataBit;
485 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000486 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000487 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700488
489 /* Read the data bits */
490 /* The first bit is a dummy. Clock right over it. */
491 for (i = 0; i < dataBits; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000492 ql_write_nvram_reg(qdev, spir,
493 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
494 AUBURN_EEPROM_CLK_RISE);
495 ql_write_nvram_reg(qdev, spir,
496 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
497 AUBURN_EEPROM_CLK_FALL);
498 dataBit = (ql_read_common_reg(qdev, spir) &
499 AUBURN_EEPROM_DI_1) ? 1 : 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700500 data = (data << 1) | dataBit;
501 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000502 *value = (u16)data;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700503}
504
505/*
506 * Caller holds hw_lock.
507 */
508static void eeprom_readword(struct ql3_adapter *qdev,
509 u32 eepromAddr, unsigned short *value)
510{
511 fm93c56a_select(qdev);
512 fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
513 fm93c56a_datain(qdev, value);
514 fm93c56a_deselect(qdev);
515}
516
Al Viro804d8542007-12-22 19:44:29 +0000517static void ql_set_mac_addr(struct net_device *ndev, u16 *addr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700518{
Al Viro804d8542007-12-22 19:44:29 +0000519 __le16 *p = (__le16 *)ndev->dev_addr;
520 p[0] = cpu_to_le16(addr[0]);
521 p[1] = cpu_to_le16(addr[1]);
522 p[2] = cpu_to_le16(addr[2]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700523}
524
525static int ql_get_nvram_params(struct ql3_adapter *qdev)
526{
527 u16 *pEEPROMData;
528 u16 checksum = 0;
529 u32 index;
530 unsigned long hw_flags;
531
532 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
533
Joe Perchesd7f61772010-07-22 15:36:17 +0000534 pEEPROMData = (u16 *)&qdev->nvram_data;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700535 qdev->eeprom_cmd_data = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +0000536 if (ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -0700537 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
538 2) << 10)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000539 pr_err("%s: Failed ql_sem_spinlock()\n", __func__);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700540 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
541 return -1;
542 }
543
544 for (index = 0; index < EEPROM_SIZE; index++) {
545 eeprom_readword(qdev, index, pEEPROMData);
546 checksum += *pEEPROMData;
547 pEEPROMData++;
548 }
549 ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
550
551 if (checksum != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000552 netdev_err(qdev->ndev, "checksum should be zero, is %x!!\n",
553 checksum);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700554 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
555 return -1;
556 }
557
Ron Mercer5a4faa872006-07-25 00:40:21 -0700558 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
559 return checksum;
560}
561
562static const u32 PHYAddr[2] = {
563 PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
564};
565
566static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
567{
568 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000569 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700570 u32 temp;
571 int count = 1000;
572
573 while (count) {
574 temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
575 if (!(temp & MAC_MII_STATUS_BSY))
576 return 0;
577 udelay(10);
578 count--;
579 }
580 return -1;
581}
582
583static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
584{
585 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000586 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700587 u32 scanControl;
588
589 if (qdev->numPorts > 1) {
590 /* Auto scan will cycle through multiple ports */
591 scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
592 } else {
593 scanControl = MAC_MII_CONTROL_SC;
594 }
595
596 /*
597 * Scan register 1 of PHY/PETBI,
598 * Set up to scan both devices
599 * The autoscan starts from the first register, completes
600 * the last one before rolling over to the first
601 */
602 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
603 PHYAddr[0] | MII_SCAN_REGISTER);
604
605 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
606 (scanControl) |
607 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
608}
609
610static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
611{
612 u8 ret;
613 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000614 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700615
616 /* See if scan mode is enabled before we turn it off */
617 if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
618 (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
619 /* Scan is enabled */
620 ret = 1;
621 } else {
622 /* Scan is disabled */
623 ret = 0;
624 }
625
626 /*
627 * When disabling scan mode you must first change the MII register
628 * address
629 */
630 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
631 PHYAddr[0] | MII_SCAN_REGISTER);
632
633 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
634 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
635 MAC_MII_CONTROL_RC) << 16));
636
637 return ret;
638}
639
640static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
Ron Mercer3efedf22007-03-26 12:43:52 -0700641 u16 regAddr, u16 value, u32 phyAddr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700642{
643 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000644 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700645 u8 scanWasEnabled;
646
647 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
648
649 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000650 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700651 return -1;
652 }
653
654 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700655 phyAddr | regAddr);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700656
657 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
658
659 /* Wait for write to complete 9/10/04 SJP */
660 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000661 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700662 return -1;
663 }
664
665 if (scanWasEnabled)
666 ql_mii_enable_scan_mode(qdev);
667
668 return 0;
669}
670
671static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
Joe Perchesd7f61772010-07-22 15:36:17 +0000672 u16 *value, u32 phyAddr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700673{
674 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000675 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700676 u8 scanWasEnabled;
677 u32 temp;
678
679 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
680
681 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000682 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700683 return -1;
684 }
685
686 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700687 phyAddr | regAddr);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700688
689 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
690 (MAC_MII_CONTROL_RC << 16));
691
692 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
693 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
694
695 /* Wait for the read to complete */
696 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000697 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700698 return -1;
699 }
700
701 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
702 *value = (u16) temp;
703
704 if (scanWasEnabled)
705 ql_mii_enable_scan_mode(qdev);
706
707 return 0;
708}
709
710static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
711{
712 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000713 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700714
715 ql_mii_disable_scan_mode(qdev);
716
717 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000718 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700719 return -1;
720 }
721
722 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
723 qdev->PHYAddr | regAddr);
724
725 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
726
727 /* Wait for write to complete. */
728 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000729 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700730 return -1;
731 }
732
733 ql_mii_enable_scan_mode(qdev);
734
735 return 0;
736}
737
738static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
739{
740 u32 temp;
741 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000742 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700743
744 ql_mii_disable_scan_mode(qdev);
745
746 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000747 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700748 return -1;
749 }
750
751 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
752 qdev->PHYAddr | regAddr);
753
754 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
755 (MAC_MII_CONTROL_RC << 16));
756
757 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
758 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
759
760 /* Wait for the read to complete */
761 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000762 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700763 return -1;
764 }
765
766 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
767 *value = (u16) temp;
768
769 ql_mii_enable_scan_mode(qdev);
770
771 return 0;
772}
773
774static void ql_petbi_reset(struct ql3_adapter *qdev)
775{
776 ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
777}
778
779static void ql_petbi_start_neg(struct ql3_adapter *qdev)
780{
781 u16 reg;
782
783 /* Enable Auto-negotiation sense */
784 ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
785 reg |= PETBI_TBI_AUTO_SENSE;
786 ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
787
788 ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
789 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
790
791 ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
792 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
793 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
794
795}
796
Ron Mercer3efedf22007-03-26 12:43:52 -0700797static void ql_petbi_reset_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700798{
799 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
Ron Mercer3efedf22007-03-26 12:43:52 -0700800 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700801}
802
Ron Mercer3efedf22007-03-26 12:43:52 -0700803static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700804{
805 u16 reg;
806
807 /* Enable Auto-negotiation sense */
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400808 ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700809 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700810 reg |= PETBI_TBI_AUTO_SENSE;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400811 ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700812 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700813
814 ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400815 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX,
Ron Mercer3efedf22007-03-26 12:43:52 -0700816 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700817
818 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
819 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
820 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
Ron Mercer3efedf22007-03-26 12:43:52 -0700821 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700822}
823
824static void ql_petbi_init(struct ql3_adapter *qdev)
825{
826 ql_petbi_reset(qdev);
827 ql_petbi_start_neg(qdev);
828}
829
Ron Mercer3efedf22007-03-26 12:43:52 -0700830static void ql_petbi_init_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700831{
Ron Mercer3efedf22007-03-26 12:43:52 -0700832 ql_petbi_reset_ex(qdev);
833 ql_petbi_start_neg_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700834}
835
836static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
837{
838 u16 reg;
839
840 if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
841 return 0;
842
843 return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
844}
845
Ron Mercer3efedf22007-03-26 12:43:52 -0700846static void phyAgereSpecificInit(struct ql3_adapter *qdev, u32 miiAddr)
847{
Joe Percheseddc5fb2010-07-22 12:33:31 +0000848 netdev_info(qdev->ndev, "enabling Agere specific PHY\n");
Ron Mercer3efedf22007-03-26 12:43:52 -0700849 /* power down device bit 11 = 1 */
850 ql_mii_write_reg_ex(qdev, 0x00, 0x1940, miiAddr);
851 /* enable diagnostic mode bit 2 = 1 */
852 ql_mii_write_reg_ex(qdev, 0x12, 0x840e, miiAddr);
853 /* 1000MB amplitude adjust (see Agere errata) */
854 ql_mii_write_reg_ex(qdev, 0x10, 0x8805, miiAddr);
855 /* 1000MB amplitude adjust (see Agere errata) */
856 ql_mii_write_reg_ex(qdev, 0x11, 0xf03e, miiAddr);
857 /* 100MB amplitude adjust (see Agere errata) */
858 ql_mii_write_reg_ex(qdev, 0x10, 0x8806, miiAddr);
859 /* 100MB amplitude adjust (see Agere errata) */
860 ql_mii_write_reg_ex(qdev, 0x11, 0x003e, miiAddr);
861 /* 10MB amplitude adjust (see Agere errata) */
862 ql_mii_write_reg_ex(qdev, 0x10, 0x8807, miiAddr);
863 /* 10MB amplitude adjust (see Agere errata) */
864 ql_mii_write_reg_ex(qdev, 0x11, 0x1f00, miiAddr);
865 /* point to hidden reg 0x2806 */
866 ql_mii_write_reg_ex(qdev, 0x10, 0x2806, miiAddr);
867 /* Write new PHYAD w/bit 5 set */
Joe Perchesd7f61772010-07-22 15:36:17 +0000868 ql_mii_write_reg_ex(qdev, 0x11,
869 0x0020 | (PHYAddr[qdev->mac_index] >> 8), miiAddr);
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400870 /*
Ron Mercer3efedf22007-03-26 12:43:52 -0700871 * Disable diagnostic mode bit 2 = 0
872 * Power up device bit 11 = 0
873 * Link up (on) and activity (blink)
874 */
875 ql_mii_write_reg(qdev, 0x12, 0x840a);
876 ql_mii_write_reg(qdev, 0x00, 0x1140);
877 ql_mii_write_reg(qdev, 0x1c, 0xfaf0);
878}
879
Joe Perchesd7f61772010-07-22 15:36:17 +0000880static enum PHY_DEVICE_TYPE getPhyType(struct ql3_adapter *qdev,
881 u16 phyIdReg0, u16 phyIdReg1)
Ron Mercer3efedf22007-03-26 12:43:52 -0700882{
Joe Perchesd7f61772010-07-22 15:36:17 +0000883 enum PHY_DEVICE_TYPE result = PHY_TYPE_UNKNOWN;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400884 u32 oui;
Ron Mercer3efedf22007-03-26 12:43:52 -0700885 u16 model;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400886 int i;
Ron Mercer3efedf22007-03-26 12:43:52 -0700887
Joe Perchesd7f61772010-07-22 15:36:17 +0000888 if (phyIdReg0 == 0xffff)
Ron Mercer3efedf22007-03-26 12:43:52 -0700889 return result;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400890
Joe Perchesd7f61772010-07-22 15:36:17 +0000891 if (phyIdReg1 == 0xffff)
Ron Mercer3efedf22007-03-26 12:43:52 -0700892 return result;
Ron Mercer3efedf22007-03-26 12:43:52 -0700893
894 /* oui is split between two registers */
895 oui = (phyIdReg0 << 6) | ((phyIdReg1 & PHY_OUI_1_MASK) >> 10);
896
897 model = (phyIdReg1 & PHY_MODEL_MASK) >> 4;
898
899 /* Scan table for this PHY */
Joe Perchesd7f61772010-07-22 15:36:17 +0000900 for (i = 0; i < MAX_PHY_DEV_TYPES; i++) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000901 if ((oui == PHY_DEVICES[i].phyIdOUI) &&
902 (model == PHY_DEVICES[i].phyIdModel)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000903 netdev_info(qdev->ndev, "Phy: %s\n",
904 PHY_DEVICES[i].name);
Joe Perchesd7f61772010-07-22 15:36:17 +0000905 result = PHY_DEVICES[i].phyDevice;
906 break;
Ron Mercer3efedf22007-03-26 12:43:52 -0700907 }
908 }
909
910 return result;
911}
912
Ron Mercer5a4faa872006-07-25 00:40:21 -0700913static int ql_phy_get_speed(struct ql3_adapter *qdev)
914{
915 u16 reg;
916
Joe Perchesd7f61772010-07-22 15:36:17 +0000917 switch (qdev->phyType) {
918 case PHY_AGERE_ET1011C: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700919 if (ql_mii_read_reg(qdev, 0x1A, &reg) < 0)
920 return 0;
921
922 reg = (reg >> 8) & 3;
923 break;
924 }
925 default:
Joe Perchesd7f61772010-07-22 15:36:17 +0000926 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
927 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700928
Joe Perchesd7f61772010-07-22 15:36:17 +0000929 reg = (((reg & 0x18) >> 3) & 3);
Ron Mercer3efedf22007-03-26 12:43:52 -0700930 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700931
Joe Perchesd7f61772010-07-22 15:36:17 +0000932 switch (reg) {
933 case 2:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700934 return SPEED_1000;
Joe Perchesd7f61772010-07-22 15:36:17 +0000935 case 1:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700936 return SPEED_100;
Joe Perchesd7f61772010-07-22 15:36:17 +0000937 case 0:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700938 return SPEED_10;
Joe Perchesd7f61772010-07-22 15:36:17 +0000939 default:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700940 return -1;
Ron Mercer3efedf22007-03-26 12:43:52 -0700941 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700942}
943
944static int ql_is_full_dup(struct ql3_adapter *qdev)
945{
946 u16 reg;
947
Joe Perchesd7f61772010-07-22 15:36:17 +0000948 switch (qdev->phyType) {
949 case PHY_AGERE_ET1011C: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700950 if (ql_mii_read_reg(qdev, 0x1A, &reg))
951 return 0;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400952
Ron Mercer3efedf22007-03-26 12:43:52 -0700953 return ((reg & 0x0080) && (reg & 0x1000)) != 0;
954 }
955 case PHY_VITESSE_VSC8211:
Joe Perchesd7f61772010-07-22 15:36:17 +0000956 default: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700957 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
958 return 0;
959 return (reg & PHY_AUX_DUPLEX_STAT) != 0;
960 }
961 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700962}
963
964static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
965{
966 u16 reg;
967
968 if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
969 return 0;
970
971 return (reg & PHY_NEG_PAUSE) != 0;
972}
973
Ron Mercer3efedf22007-03-26 12:43:52 -0700974static int PHY_Setup(struct ql3_adapter *qdev)
975{
976 u16 reg1;
977 u16 reg2;
978 bool agereAddrChangeNeeded = false;
979 u32 miiAddr = 0;
980 int err;
981
982 /* Determine the PHY we are using by reading the ID's */
983 err = ql_mii_read_reg(qdev, PHY_ID_0_REG, &reg1);
Joe Perchesd7f61772010-07-22 15:36:17 +0000984 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000985 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_0_REG\n");
Joe Perchesd7f61772010-07-22 15:36:17 +0000986 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -0700987 }
988
989 err = ql_mii_read_reg(qdev, PHY_ID_1_REG, &reg2);
Joe Perchesd7f61772010-07-22 15:36:17 +0000990 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000991 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG\n");
Joe Perchesd7f61772010-07-22 15:36:17 +0000992 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -0700993 }
994
995 /* Check if we have a Agere PHY */
996 if ((reg1 == 0xffff) || (reg2 == 0xffff)) {
997
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400998 /* Determine which MII address we should be using
Ron Mercer3efedf22007-03-26 12:43:52 -0700999 determined by the index of the card */
Joe Perchesd7f61772010-07-22 15:36:17 +00001000 if (qdev->mac_index == 0)
Ron Mercer3efedf22007-03-26 12:43:52 -07001001 miiAddr = MII_AGERE_ADDR_1;
Joe Perchesd7f61772010-07-22 15:36:17 +00001002 else
Ron Mercer3efedf22007-03-26 12:43:52 -07001003 miiAddr = MII_AGERE_ADDR_2;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001004
Joe Perchesd7f61772010-07-22 15:36:17 +00001005 err = ql_mii_read_reg_ex(qdev, PHY_ID_0_REG, &reg1, miiAddr);
1006 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001007 netdev_err(qdev->ndev,
1008 "Could not read from reg PHY_ID_0_REG after Agere detected\n");
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001009 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -07001010 }
1011
1012 err = ql_mii_read_reg_ex(qdev, PHY_ID_1_REG, &reg2, miiAddr);
Joe Perchesd7f61772010-07-22 15:36:17 +00001013 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001014 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG after Agere detected\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00001015 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -07001016 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001017
Ron Mercer3efedf22007-03-26 12:43:52 -07001018 /* We need to remember to initialize the Agere PHY */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001019 agereAddrChangeNeeded = true;
Ron Mercer3efedf22007-03-26 12:43:52 -07001020 }
1021
1022 /* Determine the particular PHY we have on board to apply
1023 PHY specific initializations */
1024 qdev->phyType = getPhyType(qdev, reg1, reg2);
1025
1026 if ((qdev->phyType == PHY_AGERE_ET1011C) && agereAddrChangeNeeded) {
1027 /* need this here so address gets changed */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001028 phyAgereSpecificInit(qdev, miiAddr);
Ron Mercer3efedf22007-03-26 12:43:52 -07001029 } else if (qdev->phyType == PHY_TYPE_UNKNOWN) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001030 netdev_err(qdev->ndev, "PHY is unknown\n");
Ron Mercer3efedf22007-03-26 12:43:52 -07001031 return -EIO;
1032 }
1033
1034 return 0;
1035}
1036
Ron Mercer5a4faa872006-07-25 00:40:21 -07001037/*
1038 * Caller holds hw_lock.
1039 */
1040static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
1041{
1042 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001043 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001044 u32 value;
1045
1046 if (enable)
1047 value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
1048 else
1049 value = (MAC_CONFIG_REG_PE << 16);
1050
1051 if (qdev->mac_index)
1052 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1053 else
1054 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1055}
1056
1057/*
1058 * Caller holds hw_lock.
1059 */
1060static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
1061{
1062 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001063 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001064 u32 value;
1065
1066 if (enable)
1067 value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
1068 else
1069 value = (MAC_CONFIG_REG_SR << 16);
1070
1071 if (qdev->mac_index)
1072 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1073 else
1074 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1075}
1076
1077/*
1078 * Caller holds hw_lock.
1079 */
1080static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
1081{
1082 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001083 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001084 u32 value;
1085
1086 if (enable)
1087 value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
1088 else
1089 value = (MAC_CONFIG_REG_GM << 16);
1090
1091 if (qdev->mac_index)
1092 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1093 else
1094 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1095}
1096
1097/*
1098 * Caller holds hw_lock.
1099 */
1100static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
1101{
1102 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001103 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001104 u32 value;
1105
1106 if (enable)
1107 value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
1108 else
1109 value = (MAC_CONFIG_REG_FD << 16);
1110
1111 if (qdev->mac_index)
1112 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1113 else
1114 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1115}
1116
1117/*
1118 * Caller holds hw_lock.
1119 */
1120static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
1121{
1122 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001123 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001124 u32 value;
1125
1126 if (enable)
1127 value =
1128 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
1129 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
1130 else
1131 value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
1132
1133 if (qdev->mac_index)
1134 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1135 else
1136 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1137}
1138
1139/*
1140 * Caller holds hw_lock.
1141 */
1142static int ql_is_fiber(struct ql3_adapter *qdev)
1143{
1144 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001145 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001146 u32 bitToCheck = 0;
1147 u32 temp;
1148
1149 switch (qdev->mac_index) {
1150 case 0:
1151 bitToCheck = PORT_STATUS_SM0;
1152 break;
1153 case 1:
1154 bitToCheck = PORT_STATUS_SM1;
1155 break;
1156 }
1157
1158 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1159 return (temp & bitToCheck) != 0;
1160}
1161
1162static int ql_is_auto_cfg(struct ql3_adapter *qdev)
1163{
1164 u16 reg;
1165 ql_mii_read_reg(qdev, 0x00, &reg);
1166 return (reg & 0x1000) != 0;
1167}
1168
1169/*
1170 * Caller holds hw_lock.
1171 */
1172static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
1173{
1174 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001175 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001176 u32 bitToCheck = 0;
1177 u32 temp;
1178
1179 switch (qdev->mac_index) {
1180 case 0:
1181 bitToCheck = PORT_STATUS_AC0;
1182 break;
1183 case 1:
1184 bitToCheck = PORT_STATUS_AC1;
1185 break;
1186 }
1187
1188 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1189 if (temp & bitToCheck) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001190 netif_info(qdev, link, qdev->ndev, "Auto-Negotiate complete\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001191 return 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001192 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00001193 netif_info(qdev, link, qdev->ndev, "Auto-Negotiate incomplete\n");
1194 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001195}
1196
1197/*
1198 * ql_is_neg_pause() returns 1 if pause was negotiated to be on
1199 */
1200static int ql_is_neg_pause(struct ql3_adapter *qdev)
1201{
1202 if (ql_is_fiber(qdev))
1203 return ql_is_petbi_neg_pause(qdev);
1204 else
1205 return ql_is_phy_neg_pause(qdev);
1206}
1207
1208static int ql_auto_neg_error(struct ql3_adapter *qdev)
1209{
1210 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001211 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001212 u32 bitToCheck = 0;
1213 u32 temp;
1214
1215 switch (qdev->mac_index) {
1216 case 0:
1217 bitToCheck = PORT_STATUS_AE0;
1218 break;
1219 case 1:
1220 bitToCheck = PORT_STATUS_AE1;
1221 break;
1222 }
1223 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1224 return (temp & bitToCheck) != 0;
1225}
1226
1227static u32 ql_get_link_speed(struct ql3_adapter *qdev)
1228{
1229 if (ql_is_fiber(qdev))
1230 return SPEED_1000;
1231 else
1232 return ql_phy_get_speed(qdev);
1233}
1234
1235static int ql_is_link_full_dup(struct ql3_adapter *qdev)
1236{
1237 if (ql_is_fiber(qdev))
1238 return 1;
1239 else
1240 return ql_is_full_dup(qdev);
1241}
1242
1243/*
1244 * Caller holds hw_lock.
1245 */
1246static int ql_link_down_detect(struct ql3_adapter *qdev)
1247{
1248 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001249 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001250 u32 bitToCheck = 0;
1251 u32 temp;
1252
1253 switch (qdev->mac_index) {
1254 case 0:
1255 bitToCheck = ISP_CONTROL_LINK_DN_0;
1256 break;
1257 case 1:
1258 bitToCheck = ISP_CONTROL_LINK_DN_1;
1259 break;
1260 }
1261
1262 temp =
1263 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
1264 return (temp & bitToCheck) != 0;
1265}
1266
1267/*
1268 * Caller holds hw_lock.
1269 */
1270static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
1271{
1272 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001273 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001274
1275 switch (qdev->mac_index) {
1276 case 0:
1277 ql_write_common_reg(qdev,
1278 &port_regs->CommonRegs.ispControlStatus,
1279 (ISP_CONTROL_LINK_DN_0) |
1280 (ISP_CONTROL_LINK_DN_0 << 16));
1281 break;
1282
1283 case 1:
1284 ql_write_common_reg(qdev,
1285 &port_regs->CommonRegs.ispControlStatus,
1286 (ISP_CONTROL_LINK_DN_1) |
1287 (ISP_CONTROL_LINK_DN_1 << 16));
1288 break;
1289
1290 default:
1291 return 1;
1292 }
1293
1294 return 0;
1295}
1296
1297/*
1298 * Caller holds hw_lock.
1299 */
Ron Mercer3efedf22007-03-26 12:43:52 -07001300static int ql_this_adapter_controls_port(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001301{
1302 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001303 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001304 u32 bitToCheck = 0;
1305 u32 temp;
1306
Ron Mercer3efedf22007-03-26 12:43:52 -07001307 switch (qdev->mac_index) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001308 case 0:
1309 bitToCheck = PORT_STATUS_F1_ENABLED;
1310 break;
1311 case 1:
1312 bitToCheck = PORT_STATUS_F3_ENABLED;
1313 break;
1314 default:
1315 break;
1316 }
1317
1318 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1319 if (temp & bitToCheck) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001320 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1321 "not link master\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001322 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001323 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00001324
1325 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev, "link master\n");
1326 return 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001327}
1328
Ron Mercer3efedf22007-03-26 12:43:52 -07001329static void ql_phy_reset_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001330{
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001331 ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET,
Ron Mercer3efedf22007-03-26 12:43:52 -07001332 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001333}
1334
Ron Mercer3efedf22007-03-26 12:43:52 -07001335static void ql_phy_start_neg_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001336{
1337 u16 reg;
Ron Mercer3efedf22007-03-26 12:43:52 -07001338 u16 portConfiguration;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001339
Joe Perchesd7f61772010-07-22 15:36:17 +00001340 if (qdev->phyType == PHY_AGERE_ET1011C)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001341 ql_mii_write_reg(qdev, 0x13, 0x0000);
Joe Perchesd7f61772010-07-22 15:36:17 +00001342 /* turn off external loopback */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001343
Joe Perchesd7f61772010-07-22 15:36:17 +00001344 if (qdev->mac_index == 0)
1345 portConfiguration =
1346 qdev->nvram_data.macCfg_port0.portConfiguration;
Ron Mercer3efedf22007-03-26 12:43:52 -07001347 else
Joe Perchesd7f61772010-07-22 15:36:17 +00001348 portConfiguration =
1349 qdev->nvram_data.macCfg_port1.portConfiguration;
Ron Mercer3efedf22007-03-26 12:43:52 -07001350
1351 /* Some HBA's in the field are set to 0 and they need to
1352 be reinterpreted with a default value */
Joe Perchesd7f61772010-07-22 15:36:17 +00001353 if (portConfiguration == 0)
Ron Mercer3efedf22007-03-26 12:43:52 -07001354 portConfiguration = PORT_CONFIG_DEFAULT;
1355
1356 /* Set the 1000 advertisements */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001357 ql_mii_read_reg_ex(qdev, PHY_GIG_CONTROL, &reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001358 PHYAddr[qdev->mac_index]);
1359 reg &= ~PHY_GIG_ALL_PARAMS;
1360
Joe Perchesd7f61772010-07-22 15:36:17 +00001361 if (portConfiguration & PORT_CONFIG_1000MB_SPEED) {
1362 if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED)
Ron Mercerad4c9a02007-11-07 13:59:07 -08001363 reg |= PHY_GIG_ADV_1000F;
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04001364 else
Ron Mercerad4c9a02007-11-07 13:59:07 -08001365 reg |= PHY_GIG_ADV_1000H;
Ron Mercer3efedf22007-03-26 12:43:52 -07001366 }
1367
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001368 ql_mii_write_reg_ex(qdev, PHY_GIG_CONTROL, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001369 PHYAddr[qdev->mac_index]);
1370
1371 /* Set the 10/100 & pause negotiation advertisements */
1372 ql_mii_read_reg_ex(qdev, PHY_NEG_ADVER, &reg,
1373 PHYAddr[qdev->mac_index]);
1374 reg &= ~PHY_NEG_ALL_PARAMS;
1375
Joe Perchesd7f61772010-07-22 15:36:17 +00001376 if (portConfiguration & PORT_CONFIG_SYM_PAUSE_ENABLED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001377 reg |= PHY_NEG_ASY_PAUSE | PHY_NEG_SYM_PAUSE;
1378
Joe Perchesd7f61772010-07-22 15:36:17 +00001379 if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED) {
1380 if (portConfiguration & PORT_CONFIG_100MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001381 reg |= PHY_NEG_ADV_100F;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001382
Joe Perchesd7f61772010-07-22 15:36:17 +00001383 if (portConfiguration & PORT_CONFIG_10MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001384 reg |= PHY_NEG_ADV_10F;
1385 }
1386
Joe Perchesd7f61772010-07-22 15:36:17 +00001387 if (portConfiguration & PORT_CONFIG_HALF_DUPLEX_ENABLED) {
1388 if (portConfiguration & PORT_CONFIG_100MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001389 reg |= PHY_NEG_ADV_100H;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001390
Joe Perchesd7f61772010-07-22 15:36:17 +00001391 if (portConfiguration & PORT_CONFIG_10MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001392 reg |= PHY_NEG_ADV_10H;
1393 }
1394
Joe Perchesd7f61772010-07-22 15:36:17 +00001395 if (portConfiguration & PORT_CONFIG_1000MB_SPEED)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001396 reg |= 1;
Ron Mercer3efedf22007-03-26 12:43:52 -07001397
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001398 ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001399 PHYAddr[qdev->mac_index]);
1400
1401 ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, PHYAddr[qdev->mac_index]);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001402
1403 ql_mii_write_reg_ex(qdev, CONTROL_REG,
Ron Mercer3efedf22007-03-26 12:43:52 -07001404 reg | PHY_CTRL_RESTART_NEG | PHY_CTRL_AUTO_NEG,
1405 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001406}
1407
Ron Mercer3efedf22007-03-26 12:43:52 -07001408static void ql_phy_init_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001409{
Ron Mercer3efedf22007-03-26 12:43:52 -07001410 ql_phy_reset_ex(qdev);
1411 PHY_Setup(qdev);
1412 ql_phy_start_neg_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001413}
1414
1415/*
1416 * Caller holds hw_lock.
1417 */
1418static u32 ql_get_link_state(struct ql3_adapter *qdev)
1419{
1420 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001421 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001422 u32 bitToCheck = 0;
1423 u32 temp, linkState;
1424
1425 switch (qdev->mac_index) {
1426 case 0:
1427 bitToCheck = PORT_STATUS_UP0;
1428 break;
1429 case 1:
1430 bitToCheck = PORT_STATUS_UP1;
1431 break;
1432 }
Joe Perchesd7f61772010-07-22 15:36:17 +00001433
Ron Mercer5a4faa872006-07-25 00:40:21 -07001434 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
Joe Perchesd7f61772010-07-22 15:36:17 +00001435 if (temp & bitToCheck)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001436 linkState = LS_UP;
Joe Perchesd7f61772010-07-22 15:36:17 +00001437 else
Ron Mercer5a4faa872006-07-25 00:40:21 -07001438 linkState = LS_DOWN;
Joe Perchesd7f61772010-07-22 15:36:17 +00001439
Ron Mercer5a4faa872006-07-25 00:40:21 -07001440 return linkState;
1441}
1442
1443static int ql_port_start(struct ql3_adapter *qdev)
1444{
Joe Perchesd7f61772010-07-22 15:36:17 +00001445 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001446 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
Ron Mercer3efedf22007-03-26 12:43:52 -07001447 2) << 7)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001448 netdev_err(qdev->ndev, "Could not get hw lock for GIO\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001449 return -1;
Ron Mercer3efedf22007-03-26 12:43:52 -07001450 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001451
1452 if (ql_is_fiber(qdev)) {
1453 ql_petbi_init(qdev);
1454 } else {
1455 /* Copper port */
Ron Mercer3efedf22007-03-26 12:43:52 -07001456 ql_phy_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001457 }
1458
1459 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1460 return 0;
1461}
1462
1463static int ql_finish_auto_neg(struct ql3_adapter *qdev)
1464{
1465
Joe Perchesd7f61772010-07-22 15:36:17 +00001466 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001467 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1468 2) << 7))
1469 return -1;
1470
1471 if (!ql_auto_neg_error(qdev)) {
Joe Perchesd7f61772010-07-22 15:36:17 +00001472 if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001473 /* configure the MAC */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001474 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1475 "Configuring link\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001476 ql_mac_cfg_soft_reset(qdev, 1);
1477 ql_mac_cfg_gig(qdev,
1478 (ql_get_link_speed
1479 (qdev) ==
1480 SPEED_1000));
1481 ql_mac_cfg_full_dup(qdev,
1482 ql_is_link_full_dup
1483 (qdev));
1484 ql_mac_cfg_pause(qdev,
1485 ql_is_neg_pause
1486 (qdev));
1487 ql_mac_cfg_soft_reset(qdev, 0);
1488
1489 /* enable the MAC */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001490 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1491 "Enabling mac\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001492 ql_mac_enable(qdev, 1);
1493 }
1494
Ron Mercer5a4faa872006-07-25 00:40:21 -07001495 qdev->port_link_state = LS_UP;
1496 netif_start_queue(qdev->ndev);
1497 netif_carrier_on(qdev->ndev);
Joe Percheseddc5fb2010-07-22 12:33:31 +00001498 netif_info(qdev, link, qdev->ndev,
1499 "Link is up at %d Mbps, %s duplex\n",
1500 ql_get_link_speed(qdev),
1501 ql_is_link_full_dup(qdev) ? "full" : "half");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001502
1503 } else { /* Remote error detected */
1504
Joe Perchesd7f61772010-07-22 15:36:17 +00001505 if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001506 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1507 "Remote error detected. Calling ql_port_start()\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001508 /*
1509 * ql_port_start() is shared code and needs
1510 * to lock the PHY on it's own.
1511 */
1512 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
Joe Perchesd7f61772010-07-22 15:36:17 +00001513 if (ql_port_start(qdev)) /* Restart port */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001514 return -1;
Joe Perchesd7f61772010-07-22 15:36:17 +00001515 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001516 }
1517 }
1518 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1519 return 0;
1520}
1521
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001522static void ql_link_state_machine_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001523{
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001524 struct ql3_adapter *qdev =
1525 container_of(work, struct ql3_adapter, link_state_work.work);
1526
Ron Mercer5a4faa872006-07-25 00:40:21 -07001527 u32 curr_link_state;
1528 unsigned long hw_flags;
1529
1530 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1531
1532 curr_link_state = ql_get_link_state(qdev);
1533
Joe Perchesd7f61772010-07-22 15:36:17 +00001534 if (test_bit(QL_RESET_ACTIVE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001535 netif_info(qdev, link, qdev->ndev,
1536 "Reset in progress, skip processing link state\n");
Benjamin Li04f10772007-02-26 11:06:35 -08001537
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001538 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001539
1540 /* Restart timer on 2 second interval. */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001541 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001542
Ron Mercer5a4faa872006-07-25 00:40:21 -07001543 return;
1544 }
1545
1546 switch (qdev->port_link_state) {
1547 default:
Joe Perchesd7f61772010-07-22 15:36:17 +00001548 if (test_bit(QL_LINK_MASTER, &qdev->flags))
Ron Mercer5a4faa872006-07-25 00:40:21 -07001549 ql_port_start(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001550 qdev->port_link_state = LS_DOWN;
1551 /* Fall Through */
1552
1553 case LS_DOWN:
Ron Mercer5a4faa872006-07-25 00:40:21 -07001554 if (curr_link_state == LS_UP) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001555 netif_info(qdev, link, qdev->ndev, "Link is up\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001556 if (ql_is_auto_neg_complete(qdev))
1557 ql_finish_auto_neg(qdev);
1558
1559 if (qdev->port_link_state == LS_UP)
1560 ql_link_down_detect_clear(qdev);
1561
Ron Mercer0f807042008-11-11 07:54:54 +00001562 qdev->port_link_state = LS_UP;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001563 }
1564 break;
1565
1566 case LS_UP:
1567 /*
1568 * See if the link is currently down or went down and came
1569 * back up
1570 */
Ron Mercer0f807042008-11-11 07:54:54 +00001571 if (curr_link_state == LS_DOWN) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001572 netif_info(qdev, link, qdev->ndev, "Link is down\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001573 qdev->port_link_state = LS_DOWN;
1574 }
Ron Mercer0f807042008-11-11 07:54:54 +00001575 if (ql_link_down_detect(qdev))
1576 qdev->port_link_state = LS_DOWN;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001577 break;
1578 }
1579 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001580
1581 /* Restart timer on 2 second interval. */
1582 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001583}
1584
1585/*
1586 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1587 */
1588static void ql_get_phy_owner(struct ql3_adapter *qdev)
1589{
Ron Mercer3efedf22007-03-26 12:43:52 -07001590 if (ql_this_adapter_controls_port(qdev))
Joe Perchesd7f61772010-07-22 15:36:17 +00001591 set_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001592 else
Joe Perchesd7f61772010-07-22 15:36:17 +00001593 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001594}
1595
1596/*
1597 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1598 */
1599static void ql_init_scan_mode(struct ql3_adapter *qdev)
1600{
1601 ql_mii_enable_scan_mode(qdev);
1602
Joe Perchesd7f61772010-07-22 15:36:17 +00001603 if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
Ron Mercer3efedf22007-03-26 12:43:52 -07001604 if (ql_this_adapter_controls_port(qdev))
1605 ql_petbi_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001606 } else {
Ron Mercer3efedf22007-03-26 12:43:52 -07001607 if (ql_this_adapter_controls_port(qdev))
1608 ql_phy_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001609 }
1610}
1611
1612/*
Joe Perchesd7f61772010-07-22 15:36:17 +00001613 * MII_Setup needs to be called before taking the PHY out of reset
1614 * so that the management interface clock speed can be set properly.
1615 * It would be better if we had a way to disable MDC until after the
1616 * PHY is out of reset, but we don't have that capability.
Ron Mercer5a4faa872006-07-25 00:40:21 -07001617 */
1618static int ql_mii_setup(struct ql3_adapter *qdev)
1619{
1620 u32 reg;
1621 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001622 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001623
Joe Perchesd7f61772010-07-22 15:36:17 +00001624 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001625 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1626 2) << 7))
1627 return -1;
1628
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001629 if (qdev->device_id == QL3032_DEVICE_ID)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001630 ql_write_page0_reg(qdev,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001631 &port_regs->macMIIMgmtControlReg, 0x0f00000);
1632
Ron Mercer5a4faa872006-07-25 00:40:21 -07001633 /* Divide 125MHz clock by 28 to meet PHY timing requirements */
1634 reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
1635
1636 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
1637 reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
1638
1639 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1640 return 0;
1641}
1642
Joe Perchesd7f61772010-07-22 15:36:17 +00001643#define SUPPORTED_OPTICAL_MODES (SUPPORTED_1000baseT_Full | \
1644 SUPPORTED_FIBRE | \
1645 SUPPORTED_Autoneg)
1646#define SUPPORTED_TP_MODES (SUPPORTED_10baseT_Half | \
1647 SUPPORTED_10baseT_Full | \
1648 SUPPORTED_100baseT_Half | \
1649 SUPPORTED_100baseT_Full | \
1650 SUPPORTED_1000baseT_Half | \
1651 SUPPORTED_1000baseT_Full | \
1652 SUPPORTED_Autoneg | \
1653 SUPPORTED_TP); \
1654
Ron Mercer5a4faa872006-07-25 00:40:21 -07001655static u32 ql_supported_modes(struct ql3_adapter *qdev)
1656{
Joe Perchesd7f61772010-07-22 15:36:17 +00001657 if (test_bit(QL_LINK_OPTICAL, &qdev->flags))
1658 return SUPPORTED_OPTICAL_MODES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001659
Joe Perchesd7f61772010-07-22 15:36:17 +00001660 return SUPPORTED_TP_MODES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001661}
1662
1663static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
1664{
1665 int status;
1666 unsigned long hw_flags;
1667 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001668 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1669 (QL_RESOURCE_BITS_BASE_CODE |
1670 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001671 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001672 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001673 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001674 status = ql_is_auto_cfg(qdev);
1675 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1676 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1677 return status;
1678}
1679
1680static u32 ql_get_speed(struct ql3_adapter *qdev)
1681{
1682 u32 status;
1683 unsigned long hw_flags;
1684 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001685 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1686 (QL_RESOURCE_BITS_BASE_CODE |
1687 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001688 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001689 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001690 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001691 status = ql_get_link_speed(qdev);
1692 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1693 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1694 return status;
1695}
1696
1697static int ql_get_full_dup(struct ql3_adapter *qdev)
1698{
1699 int status;
1700 unsigned long hw_flags;
1701 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001702 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1703 (QL_RESOURCE_BITS_BASE_CODE |
1704 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001705 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001706 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001707 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001708 status = ql_is_link_full_dup(qdev);
1709 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1710 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1711 return status;
1712}
1713
Ron Mercer5a4faa872006-07-25 00:40:21 -07001714static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1715{
1716 struct ql3_adapter *qdev = netdev_priv(ndev);
1717
1718 ecmd->transceiver = XCVR_INTERNAL;
1719 ecmd->supported = ql_supported_modes(qdev);
1720
Joe Perchesd7f61772010-07-22 15:36:17 +00001721 if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001722 ecmd->port = PORT_FIBRE;
1723 } else {
1724 ecmd->port = PORT_TP;
1725 ecmd->phy_address = qdev->PHYAddr;
1726 }
1727 ecmd->advertising = ql_supported_modes(qdev);
1728 ecmd->autoneg = ql_get_auto_cfg_status(qdev);
David Decotigny70739492011-04-27 18:32:40 +00001729 ethtool_cmd_speed_set(ecmd, ql_get_speed(qdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001730 ecmd->duplex = ql_get_full_dup(qdev);
1731 return 0;
1732}
1733
1734static void ql_get_drvinfo(struct net_device *ndev,
1735 struct ethtool_drvinfo *drvinfo)
1736{
1737 struct ql3_adapter *qdev = netdev_priv(ndev);
1738 strncpy(drvinfo->driver, ql3xxx_driver_name, 32);
1739 strncpy(drvinfo->version, ql3xxx_driver_version, 32);
1740 strncpy(drvinfo->fw_version, "N/A", 32);
1741 strncpy(drvinfo->bus_info, pci_name(qdev->pdev), 32);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001742 drvinfo->regdump_len = 0;
1743 drvinfo->eedump_len = 0;
1744}
1745
1746static u32 ql_get_msglevel(struct net_device *ndev)
1747{
1748 struct ql3_adapter *qdev = netdev_priv(ndev);
1749 return qdev->msg_enable;
1750}
1751
1752static void ql_set_msglevel(struct net_device *ndev, u32 value)
1753{
1754 struct ql3_adapter *qdev = netdev_priv(ndev);
1755 qdev->msg_enable = value;
1756}
1757
Ron Mercerec826382007-03-26 13:43:01 -07001758static void ql_get_pauseparam(struct net_device *ndev,
1759 struct ethtool_pauseparam *pause)
1760{
1761 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00001762 struct ql3xxx_port_registers __iomem *port_regs =
1763 qdev->mem_map_registers;
Ron Mercerec826382007-03-26 13:43:01 -07001764
1765 u32 reg;
Joe Perchesd7f61772010-07-22 15:36:17 +00001766 if (qdev->mac_index == 0)
Ron Mercerec826382007-03-26 13:43:01 -07001767 reg = ql_read_page0_reg(qdev, &port_regs->mac0ConfigReg);
1768 else
1769 reg = ql_read_page0_reg(qdev, &port_regs->mac1ConfigReg);
1770
1771 pause->autoneg = ql_get_auto_cfg_status(qdev);
1772 pause->rx_pause = (reg & MAC_CONFIG_REG_RF) >> 2;
1773 pause->tx_pause = (reg & MAC_CONFIG_REG_TF) >> 1;
1774}
1775
Jeff Garzik7282d492006-09-13 14:30:00 -04001776static const struct ethtool_ops ql3xxx_ethtool_ops = {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001777 .get_settings = ql_get_settings,
1778 .get_drvinfo = ql_get_drvinfo,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001779 .get_link = ethtool_op_get_link,
1780 .get_msglevel = ql_get_msglevel,
1781 .set_msglevel = ql_set_msglevel,
Ron Mercerec826382007-03-26 13:43:01 -07001782 .get_pauseparam = ql_get_pauseparam,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001783};
1784
1785static int ql_populate_free_queue(struct ql3_adapter *qdev)
1786{
1787 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
Benjamin Li0f8ab892007-02-26 11:06:40 -08001788 dma_addr_t map;
1789 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001790
1791 while (lrg_buf_cb) {
1792 if (!lrg_buf_cb->skb) {
Joe Perchesd7f61772010-07-22 15:36:17 +00001793 lrg_buf_cb->skb =
1794 netdev_alloc_skb(qdev->ndev,
1795 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001796 if (unlikely(!lrg_buf_cb->skb)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001797 netdev_printk(KERN_DEBUG, qdev->ndev,
1798 "Failed netdev_alloc_skb()\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001799 break;
1800 } else {
1801 /*
1802 * We save some space to copy the ethhdr from
1803 * first buffer
1804 */
1805 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
1806 map = pci_map_single(qdev->pdev,
1807 lrg_buf_cb->skb->data,
1808 qdev->lrg_buffer_len -
1809 QL_HEADER_SPACE,
1810 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08001811
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001812 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00001813 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001814 netdev_err(qdev->ndev,
1815 "PCI mapping failed with error: %d\n",
1816 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08001817 dev_kfree_skb(lrg_buf_cb->skb);
1818 lrg_buf_cb->skb = NULL;
1819 break;
1820 }
1821
1822
Ron Mercer5a4faa872006-07-25 00:40:21 -07001823 lrg_buf_cb->buf_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00001824 cpu_to_le32(LS_64BITS(map));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001825 lrg_buf_cb->buf_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00001826 cpu_to_le32(MS_64BITS(map));
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001827 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
1828 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001829 qdev->lrg_buffer_len -
1830 QL_HEADER_SPACE);
1831 --qdev->lrg_buf_skb_check;
1832 if (!qdev->lrg_buf_skb_check)
1833 return 1;
1834 }
1835 }
1836 lrg_buf_cb = lrg_buf_cb->next;
1837 }
1838 return 0;
1839}
1840
1841/*
1842 * Caller holds hw_lock.
1843 */
Ron Mercerf67cac02007-03-26 13:42:59 -07001844static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
1845{
Joe Perchesd7f61772010-07-22 15:36:17 +00001846 struct ql3xxx_port_registers __iomem *port_regs =
1847 qdev->mem_map_registers;
1848
Ron Mercerf67cac02007-03-26 13:42:59 -07001849 if (qdev->small_buf_release_cnt >= 16) {
1850 while (qdev->small_buf_release_cnt >= 16) {
1851 qdev->small_buf_q_producer_index++;
1852
1853 if (qdev->small_buf_q_producer_index ==
1854 NUM_SBUFQ_ENTRIES)
1855 qdev->small_buf_q_producer_index = 0;
1856 qdev->small_buf_release_cnt -= 8;
1857 }
1858 wmb();
1859 writel(qdev->small_buf_q_producer_index,
1860 &port_regs->CommonRegs.rxSmallQProducerIndex);
1861 }
1862}
1863
1864/*
1865 * Caller holds hw_lock.
1866 */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001867static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
1868{
1869 struct bufq_addr_element *lrg_buf_q_ele;
1870 int i;
1871 struct ql_rcv_buf_cb *lrg_buf_cb;
Joe Perchesd7f61772010-07-22 15:36:17 +00001872 struct ql3xxx_port_registers __iomem *port_regs =
1873 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001874
Joe Perches8e95a202009-12-03 07:58:21 +00001875 if ((qdev->lrg_buf_free_count >= 8) &&
1876 (qdev->lrg_buf_release_cnt >= 16)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001877
1878 if (qdev->lrg_buf_skb_check)
1879 if (!ql_populate_free_queue(qdev))
1880 return;
1881
1882 lrg_buf_q_ele = qdev->lrg_buf_next_free;
1883
Joe Perches8e95a202009-12-03 07:58:21 +00001884 while ((qdev->lrg_buf_release_cnt >= 16) &&
1885 (qdev->lrg_buf_free_count >= 8)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001886
1887 for (i = 0; i < 8; i++) {
1888 lrg_buf_cb =
1889 ql_get_from_lrg_buf_free_list(qdev);
1890 lrg_buf_q_ele->addr_high =
1891 lrg_buf_cb->buf_phy_addr_high;
1892 lrg_buf_q_ele->addr_low =
1893 lrg_buf_cb->buf_phy_addr_low;
1894 lrg_buf_q_ele++;
1895
1896 qdev->lrg_buf_release_cnt--;
1897 }
1898
1899 qdev->lrg_buf_q_producer_index++;
1900
Joe Perchesd7f61772010-07-22 15:36:17 +00001901 if (qdev->lrg_buf_q_producer_index ==
1902 qdev->num_lbufq_entries)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001903 qdev->lrg_buf_q_producer_index = 0;
1904
1905 if (qdev->lrg_buf_q_producer_index ==
Ron Mercer1357bfc2007-02-26 11:06:37 -08001906 (qdev->num_lbufq_entries - 1)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001907 lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
1908 }
1909 }
Ron Mercerf67cac02007-03-26 13:42:59 -07001910 wmb();
Ron Mercer5a4faa872006-07-25 00:40:21 -07001911 qdev->lrg_buf_next_free = lrg_buf_q_ele;
Ron Mercerf67cac02007-03-26 13:42:59 -07001912 writel(qdev->lrg_buf_q_producer_index,
1913 &port_regs->CommonRegs.rxLargeQProducerIndex);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001914 }
1915}
1916
1917static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
1918 struct ob_mac_iocb_rsp *mac_rsp)
1919{
1920 struct ql_tx_buf_cb *tx_cb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001921 int i;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001922 int retval = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001923
Joe Perchesd7f61772010-07-22 15:36:17 +00001924 if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001925 netdev_warn(qdev->ndev,
1926 "Frame too short but it was padded and sent\n");
Benjamin Lie8f4df22007-02-26 11:06:42 -08001927 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001928
Ron Mercer5a4faa872006-07-25 00:40:21 -07001929 tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
Benjamin Lie8f4df22007-02-26 11:06:42 -08001930
1931 /* Check the transmit response flags for any errors */
Joe Perchesd7f61772010-07-22 15:36:17 +00001932 if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001933 netdev_err(qdev->ndev,
1934 "Frame too short to be legal, frame not sent\n");
Benjamin Lie8f4df22007-02-26 11:06:42 -08001935
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001936 qdev->ndev->stats.tx_errors++;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001937 retval = -EIO;
1938 goto frame_not_sent;
1939 }
1940
Joe Perchesd7f61772010-07-22 15:36:17 +00001941 if (tx_cb->seg_count == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001942 netdev_err(qdev->ndev, "tx_cb->seg_count == 0: %d\n",
1943 mac_rsp->transaction_id);
Benjamin Lie8f4df22007-02-26 11:06:42 -08001944
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001945 qdev->ndev->stats.tx_errors++;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001946 retval = -EIO;
1947 goto invalid_seg_count;
1948 }
1949
Ron Mercer5a4faa872006-07-25 00:40:21 -07001950 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001951 dma_unmap_addr(&tx_cb->map[0], mapaddr),
1952 dma_unmap_len(&tx_cb->map[0], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001953 PCI_DMA_TODEVICE);
1954 tx_cb->seg_count--;
1955 if (tx_cb->seg_count) {
1956 for (i = 1; i < tx_cb->seg_count; i++) {
1957 pci_unmap_page(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001958 dma_unmap_addr(&tx_cb->map[i],
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001959 mapaddr),
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001960 dma_unmap_len(&tx_cb->map[i], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001961 PCI_DMA_TODEVICE);
1962 }
1963 }
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001964 qdev->ndev->stats.tx_packets++;
1965 qdev->ndev->stats.tx_bytes += tx_cb->skb->len;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001966
1967frame_not_sent:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001968 dev_kfree_skb_irq(tx_cb->skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001969 tx_cb->skb = NULL;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001970
1971invalid_seg_count:
Ron Mercer5a4faa872006-07-25 00:40:21 -07001972 atomic_inc(&qdev->tx_count);
1973}
1974
Adrian Bunk36640062007-03-05 02:49:27 +01001975static void ql_get_sbuf(struct ql3_adapter *qdev)
Ron Mercer97916332007-02-26 11:06:38 -08001976{
1977 if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
1978 qdev->small_buf_index = 0;
1979 qdev->small_buf_release_cnt++;
1980}
1981
Adrian Bunk36640062007-03-05 02:49:27 +01001982static struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
Ron Mercer97916332007-02-26 11:06:38 -08001983{
1984 struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
1985 lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
1986 qdev->lrg_buf_release_cnt++;
1987 if (++qdev->lrg_buf_index == qdev->num_large_buffers)
1988 qdev->lrg_buf_index = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +00001989 return lrg_buf_cb;
Ron Mercer97916332007-02-26 11:06:38 -08001990}
1991
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001992/*
1993 * The difference between 3022 and 3032 for inbound completions:
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001994 * 3022 uses two buffers per completion. The first buffer contains
1995 * (some) header info, the second the remainder of the headers plus
1996 * the data. For this chip we reserve some space at the top of the
1997 * receive buffer so that the header info in buffer one can be
1998 * prepended to the buffer two. Buffer two is the sent up while
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001999 * buffer one is returned to the hardware to be reused.
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002000 * 3032 receives all of it's data and headers in one buffer for a
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002001 * simpler process. 3032 also supports checksum verification as
2002 * can be seen in ql_process_macip_rx_intr().
2003 */
Ron Mercer5a4faa872006-07-25 00:40:21 -07002004static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
2005 struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
2006{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002007 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2008 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002009 struct sk_buff *skb;
2010 u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
2011
2012 /*
2013 * Get the inbound address list (small buffer).
2014 */
Ron Mercer97916332007-02-26 11:06:38 -08002015 ql_get_sbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002016
Ron Mercer97916332007-02-26 11:06:38 -08002017 if (qdev->device_id == QL3022_DEVICE_ID)
2018 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002019
2020 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08002021 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002022 skb = lrg_buf_cb2->skb;
2023
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002024 qdev->ndev->stats.rx_packets++;
2025 qdev->ndev->stats.rx_bytes += length;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002026
2027 skb_put(skb, length);
2028 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002029 dma_unmap_addr(lrg_buf_cb2, mapaddr),
2030 dma_unmap_len(lrg_buf_cb2, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002031 PCI_DMA_FROMDEVICE);
2032 prefetch(skb->data);
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002033 skb_checksum_none_assert(skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002034 skb->protocol = eth_type_trans(skb, qdev->ndev);
2035
2036 netif_receive_skb(skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002037 lrg_buf_cb2->skb = NULL;
2038
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002039 if (qdev->device_id == QL3022_DEVICE_ID)
2040 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002041 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2042}
2043
2044static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
2045 struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
2046{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002047 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2048 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002049 struct sk_buff *skb1 = NULL, *skb2;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002050 struct net_device *ndev = qdev->ndev;
2051 u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
2052 u16 size = 0;
2053
2054 /*
2055 * Get the inbound address list (small buffer).
2056 */
2057
Ron Mercer97916332007-02-26 11:06:38 -08002058 ql_get_sbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002059
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002060 if (qdev->device_id == QL3022_DEVICE_ID) {
2061 /* start of first buffer on 3022 */
Ron Mercer97916332007-02-26 11:06:38 -08002062 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002063 skb1 = lrg_buf_cb1->skb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002064 size = ETH_HLEN;
2065 if (*((u16 *) skb1->data) != 0xFFFF)
2066 size += VLAN_ETH_HLEN - ETH_HLEN;
2067 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002068
2069 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08002070 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002071 skb2 = lrg_buf_cb2->skb;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002072
Ron Mercer5a4faa872006-07-25 00:40:21 -07002073 skb_put(skb2, length); /* Just the second buffer length here. */
2074 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002075 dma_unmap_addr(lrg_buf_cb2, mapaddr),
2076 dma_unmap_len(lrg_buf_cb2, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002077 PCI_DMA_FROMDEVICE);
2078 prefetch(skb2->data);
2079
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002080 skb_checksum_none_assert(skb2);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002081 if (qdev->device_id == QL3022_DEVICE_ID) {
2082 /*
2083 * Copy the ethhdr from first buffer to second. This
2084 * is necessary for 3022 IP completions.
2085 */
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002086 skb_copy_from_linear_data_offset(skb1, VLAN_ID_LEN,
2087 skb_push(skb2, size), size);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002088 } else {
2089 u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002090 if (checksum &
2091 (IB_IP_IOCB_RSP_3032_ICE |
2092 IB_IP_IOCB_RSP_3032_CE)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002093 netdev_err(ndev,
2094 "%s: Bad checksum for this %s packet, checksum = %x\n",
2095 __func__,
2096 ((checksum & IB_IP_IOCB_RSP_3032_TCP) ?
2097 "TCP" : "UDP"), checksum);
Ron Mercerb3b15142007-03-26 13:43:00 -07002098 } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
2099 (checksum & IB_IP_IOCB_RSP_3032_UDP &&
2100 !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002101 skb2->ip_summed = CHECKSUM_UNNECESSARY;
Ron Mercerb3b15142007-03-26 13:43:00 -07002102 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002103 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002104 skb2->protocol = eth_type_trans(skb2, qdev->ndev);
2105
2106 netif_receive_skb(skb2);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002107 ndev->stats.rx_packets++;
2108 ndev->stats.rx_bytes += length;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002109 lrg_buf_cb2->skb = NULL;
2110
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002111 if (qdev->device_id == QL3022_DEVICE_ID)
2112 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002113 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2114}
2115
2116static int ql_tx_rx_clean(struct ql3_adapter *qdev,
2117 int *tx_cleaned, int *rx_cleaned, int work_to_do)
2118{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002119 struct net_rsp_iocb *net_rsp;
2120 struct net_device *ndev = qdev->ndev;
Ron Mercer63b66d12007-02-26 11:06:41 -08002121 int work_done = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002122
2123 /* While there are entries in the completion queue. */
Ron Mercerf67cac02007-03-26 13:42:59 -07002124 while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
Ron Mercer63b66d12007-02-26 11:06:41 -08002125 qdev->rsp_consumer_index) && (work_done < work_to_do)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002126
2127 net_rsp = qdev->rsp_current;
Ron Mercerb323e0e2007-10-01 11:43:22 -07002128 rmb();
Ron Mercer50626292007-10-01 11:43:23 -07002129 /*
Joe Perchesd7f61772010-07-22 15:36:17 +00002130 * Fix 4032 chip's undocumented "feature" where bit-8 is set
2131 * if the inbound completion is for a VLAN.
Ron Mercer50626292007-10-01 11:43:23 -07002132 */
2133 if (qdev->device_id == QL3032_DEVICE_ID)
2134 net_rsp->opcode &= 0x7f;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002135 switch (net_rsp->opcode) {
2136
2137 case OPCODE_OB_MAC_IOCB_FN0:
2138 case OPCODE_OB_MAC_IOCB_FN2:
2139 ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
2140 net_rsp);
2141 (*tx_cleaned)++;
2142 break;
2143
2144 case OPCODE_IB_MAC_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002145 case OPCODE_IB_3032_MAC_IOCB:
Ron Mercer5a4faa872006-07-25 00:40:21 -07002146 ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
2147 net_rsp);
2148 (*rx_cleaned)++;
2149 break;
2150
2151 case OPCODE_IB_IP_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002152 case OPCODE_IB_3032_IP_IOCB:
Ron Mercer5a4faa872006-07-25 00:40:21 -07002153 ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
2154 net_rsp);
2155 (*rx_cleaned)++;
2156 break;
Joe Perchesd7f61772010-07-22 15:36:17 +00002157 default: {
2158 u32 *tmp = (u32 *)net_rsp;
2159 netdev_err(ndev,
2160 "Hit default case, not handled!\n"
2161 " dropping the packet, opcode = %x\n"
2162 "0x%08lx 0x%08lx 0x%08lx 0x%08lx\n",
2163 net_rsp->opcode,
2164 (unsigned long int)tmp[0],
2165 (unsigned long int)tmp[1],
2166 (unsigned long int)tmp[2],
2167 (unsigned long int)tmp[3]);
2168 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002169 }
2170
2171 qdev->rsp_consumer_index++;
2172
2173 if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
2174 qdev->rsp_consumer_index = 0;
2175 qdev->rsp_current = qdev->rsp_q_virt_addr;
2176 } else {
2177 qdev->rsp_current++;
2178 }
Ron Mercer63b66d12007-02-26 11:06:41 -08002179
2180 work_done = *tx_cleaned + *rx_cleaned;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002181 }
2182
Ron Mercerf67cac02007-03-26 13:42:59 -07002183 return work_done;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002184}
2185
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002186static int ql_poll(struct napi_struct *napi, int budget)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002187{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002188 struct ql3_adapter *qdev = container_of(napi, struct ql3_adapter, napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002189 int rx_cleaned = 0, tx_cleaned = 0;
Ron Mercer63b66d12007-02-26 11:06:41 -08002190 unsigned long hw_flags;
Joe Perchesd7f61772010-07-22 15:36:17 +00002191 struct ql3xxx_port_registers __iomem *port_regs =
2192 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002193
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002194 ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, budget);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002195
David S. Miller4ec24112008-01-07 20:48:21 -08002196 if (tx_cleaned + rx_cleaned != budget) {
Ron Mercer63b66d12007-02-26 11:06:41 -08002197 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08002198 __napi_complete(napi);
Ron Mercerf67cac02007-03-26 13:42:59 -07002199 ql_update_small_bufq_prod_index(qdev);
2200 ql_update_lrg_bufq_prod_index(qdev);
2201 writel(qdev->rsp_consumer_index,
2202 &port_regs->CommonRegs.rspQConsumerIndex);
Ron Mercer63b66d12007-02-26 11:06:41 -08002203 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
2204
Ron Mercer5a4faa872006-07-25 00:40:21 -07002205 ql_enable_interrupts(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002206 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002207 return tx_cleaned + rx_cleaned;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002208}
2209
David Howells7d12e782006-10-05 14:55:46 +01002210static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002211{
2212
2213 struct net_device *ndev = dev_id;
2214 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002215 struct ql3xxx_port_registers __iomem *port_regs =
2216 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002217 u32 value;
2218 int handled = 1;
2219 u32 var;
2220
Joe Perchesd7f61772010-07-22 15:36:17 +00002221 value = ql_read_common_reg_l(qdev,
2222 &port_regs->CommonRegs.ispControlStatus);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002223
2224 if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
2225 spin_lock(&qdev->adapter_lock);
2226 netif_stop_queue(qdev->ndev);
2227 netif_carrier_off(qdev->ndev);
2228 ql_disable_interrupts(qdev);
2229 qdev->port_link_state = LS_DOWN;
Joe Perchesd7f61772010-07-22 15:36:17 +00002230 set_bit(QL_RESET_ACTIVE, &qdev->flags) ;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002231
2232 if (value & ISP_CONTROL_FE) {
2233 /*
2234 * Chip Fatal Error.
2235 */
2236 var =
2237 ql_read_page0_reg_l(qdev,
2238 &port_regs->PortFatalErrStatus);
Joe Percheseddc5fb2010-07-22 12:33:31 +00002239 netdev_warn(ndev,
2240 "Resetting chip. PortFatalErrStatus register = 0x%x\n",
2241 var);
Joe Perchesd7f61772010-07-22 15:36:17 +00002242 set_bit(QL_RESET_START, &qdev->flags) ;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002243 } else {
2244 /*
2245 * Soft Reset Requested.
2246 */
Joe Perchesd7f61772010-07-22 15:36:17 +00002247 set_bit(QL_RESET_PER_SCSI, &qdev->flags) ;
Joe Percheseddc5fb2010-07-22 12:33:31 +00002248 netdev_err(ndev,
2249 "Another function issued a reset to the chip. ISR value = %x\n",
2250 value);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002251 }
David Howellsc4028952006-11-22 14:57:56 +00002252 queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002253 spin_unlock(&qdev->adapter_lock);
2254 } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
Benjamin Lie8f4df22007-02-26 11:06:42 -08002255 ql_disable_interrupts(qdev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002256 if (likely(napi_schedule_prep(&qdev->napi)))
Ben Hutchings288379f2009-01-19 16:43:59 -08002257 __napi_schedule(&qdev->napi);
Joe Perchesd7f61772010-07-22 15:36:17 +00002258 } else
Ron Mercer5a4faa872006-07-25 00:40:21 -07002259 return IRQ_NONE;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002260
2261 return IRQ_RETVAL(handled);
2262}
2263
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002264/*
Joe Perchesd7f61772010-07-22 15:36:17 +00002265 * Get the total number of segments needed for the given number of fragments.
2266 * This is necessary because outbound address lists (OAL) will be used when
2267 * more than two frags are given. Each address list has 5 addr/len pairs.
2268 * The 5th pair in each OAL is used to point to the next OAL if more frags
2269 * are coming. That is why the frags:segment count ratio is not linear.
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002270 */
Joe Perchesd7f61772010-07-22 15:36:17 +00002271static int ql_get_seg_count(struct ql3_adapter *qdev, unsigned short frags)
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002272{
Benjamin Lie8f4df22007-02-26 11:06:42 -08002273 if (qdev->device_id == QL3022_DEVICE_ID)
2274 return 1;
2275
Joe Perchesd7f61772010-07-22 15:36:17 +00002276 if (frags <= 2)
2277 return frags + 1;
2278 else if (frags <= 6)
2279 return frags + 2;
2280 else if (frags <= 10)
2281 return frags + 3;
2282 else if (frags <= 14)
2283 return frags + 4;
2284 else if (frags <= 18)
2285 return frags + 5;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002286 return -1;
2287}
2288
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002289static void ql_hw_csum_setup(const struct sk_buff *skb,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002290 struct ob_mac_iocb_req *mac_iocb_ptr)
2291{
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002292 const struct iphdr *ip = ip_hdr(skb);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002293
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002294 mac_iocb_ptr->ip_hdr_off = skb_network_offset(skb);
2295 mac_iocb_ptr->ip_hdr_len = ip->ihl;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002296
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002297 if (ip->protocol == IPPROTO_TCP) {
2298 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
2299 OB_3032MAC_IOCB_REQ_IC;
2300 } else {
2301 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
2302 OB_3032MAC_IOCB_REQ_IC;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002303 }
2304
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002305}
2306
2307/*
Joe Perchesd7f61772010-07-22 15:36:17 +00002308 * Map the buffers for this transmit.
2309 * This will return NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002310 */
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002311static int ql_send_map(struct ql3_adapter *qdev,
2312 struct ob_mac_iocb_req *mac_iocb_ptr,
2313 struct ql_tx_buf_cb *tx_cb,
2314 struct sk_buff *skb)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002315{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002316 struct oal *oal;
2317 struct oal_entry *oal_entry;
Ron Mercer63f779262007-02-28 16:42:17 -08002318 int len = skb_headlen(skb);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002319 dma_addr_t map;
2320 int err;
2321 int completed_segs, i;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002322 int seg_cnt, seg = 0;
2323 int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002324
Ron Mercerb6967eb2007-03-26 13:42:58 -07002325 seg_cnt = tx_cb->seg_count;
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002326 /*
2327 * Map the skb buffer first.
2328 */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002329 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002330
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002331 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002332 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002333 netdev_err(qdev->ndev, "PCI mapping failed with error: %d\n",
2334 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002335
2336 return NETDEV_TX_BUSY;
2337 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002338
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002339 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2340 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2341 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2342 oal_entry->len = cpu_to_le32(len);
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002343 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2344 dma_unmap_len_set(&tx_cb->map[seg], maplen, len);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002345 seg++;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002346
Benjamin Lie8f4df22007-02-26 11:06:42 -08002347 if (seg_cnt == 1) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002348 /* Terminate the last segment. */
Marcin Slusarzb39b5a22008-03-04 15:19:20 -08002349 oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
Joe Perchesd7f61772010-07-22 15:36:17 +00002350 return NETDEV_TX_OK;
2351 }
2352 oal = tx_cb->oal;
2353 for (completed_segs = 0;
2354 completed_segs < frag_cnt;
2355 completed_segs++, seg++) {
2356 skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
2357 oal_entry++;
2358 /*
2359 * Check for continuation requirements.
2360 * It's strange but necessary.
2361 * Continuation entry points to outbound address list.
2362 */
2363 if ((seg == 2 && seg_cnt > 3) ||
2364 (seg == 7 && seg_cnt > 8) ||
2365 (seg == 12 && seg_cnt > 13) ||
2366 (seg == 17 && seg_cnt > 18)) {
2367 map = pci_map_single(qdev->pdev, oal,
2368 sizeof(struct oal),
2369 PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002370
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002371 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002372 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002373 netdev_err(qdev->ndev,
Joe Perchesd7f61772010-07-22 15:36:17 +00002374 "PCI mapping outbound address list with error: %d\n",
Joe Percheseddc5fb2010-07-22 12:33:31 +00002375 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002376 goto map_error;
2377 }
2378
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002379 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2380 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
Joe Perchesd7f61772010-07-22 15:36:17 +00002381 oal_entry->len = cpu_to_le32(sizeof(struct oal) |
2382 OAL_CONT_ENTRY);
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002383 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2384 dma_unmap_len_set(&tx_cb->map[seg], maplen,
Joe Perchesd7f61772010-07-22 15:36:17 +00002385 sizeof(struct oal));
2386 oal_entry = (struct oal_entry *)oal;
2387 oal++;
2388 seg++;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002389 }
Benjamin Li0f8ab892007-02-26 11:06:40 -08002390
Joe Perchesd7f61772010-07-22 15:36:17 +00002391 map = pci_map_page(qdev->pdev, frag->page,
2392 frag->page_offset, frag->size,
2393 PCI_DMA_TODEVICE);
2394
2395 err = pci_dma_mapping_error(qdev->pdev, map);
2396 if (err) {
2397 netdev_err(qdev->ndev,
2398 "PCI mapping frags failed with error: %d\n",
2399 err);
2400 goto map_error;
2401 }
2402
2403 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2404 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2405 oal_entry->len = cpu_to_le32(frag->size);
2406 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2407 dma_unmap_len_set(&tx_cb->map[seg], maplen, frag->size);
2408 }
2409 /* Terminate the last segment. */
2410 oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002411 return NETDEV_TX_OK;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002412
2413map_error:
2414 /* A PCI mapping failed and now we will need to back out
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002415 * We need to traverse through the oal's and associated pages which
Benjamin Li0f8ab892007-02-26 11:06:40 -08002416 * have been mapped and now we must unmap them to clean up properly
2417 */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002418
Benjamin Li0f8ab892007-02-26 11:06:40 -08002419 seg = 1;
2420 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2421 oal = tx_cb->oal;
Joe Perchesd7f61772010-07-22 15:36:17 +00002422 for (i = 0; i < completed_segs; i++, seg++) {
Benjamin Li0f8ab892007-02-26 11:06:40 -08002423 oal_entry++;
2424
Joe Perchesd7f61772010-07-22 15:36:17 +00002425 /*
2426 * Check for continuation requirements.
2427 * It's strange but necessary.
2428 */
2429
2430 if ((seg == 2 && seg_cnt > 3) ||
2431 (seg == 7 && seg_cnt > 8) ||
2432 (seg == 12 && seg_cnt > 13) ||
2433 (seg == 17 && seg_cnt > 18)) {
Benjamin Li0f8ab892007-02-26 11:06:40 -08002434 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002435 dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2436 dma_unmap_len(&tx_cb->map[seg], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002437 PCI_DMA_TODEVICE);
2438 oal++;
2439 seg++;
2440 }
2441
2442 pci_unmap_page(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002443 dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2444 dma_unmap_len(&tx_cb->map[seg], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002445 PCI_DMA_TODEVICE);
2446 }
2447
2448 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002449 dma_unmap_addr(&tx_cb->map[0], mapaddr),
2450 dma_unmap_addr(&tx_cb->map[0], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002451 PCI_DMA_TODEVICE);
2452
2453 return NETDEV_TX_BUSY;
2454
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002455}
2456
2457/*
2458 * The difference between 3022 and 3032 sends:
2459 * 3022 only supports a simple single segment transmission.
2460 * 3032 supports checksumming and scatter/gather lists (fragments).
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002461 * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
2462 * in the IOCB plus a chain of outbound address lists (OAL) that
2463 * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
Gilles Espinasse177b2412011-01-09 08:59:49 +01002464 * will be used to point to an OAL when more ALP entries are required.
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002465 * The IOCB is always the top of the chain followed by one or more
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002466 * OALs (when necessary).
2467 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002468static netdev_tx_t ql3xxx_send(struct sk_buff *skb,
2469 struct net_device *ndev)
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002470{
Joe Perches4dd15182010-11-15 11:12:27 +00002471 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002472 struct ql3xxx_port_registers __iomem *port_regs =
2473 qdev->mem_map_registers;
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002474 struct ql_tx_buf_cb *tx_cb;
2475 u32 tot_len = skb->len;
2476 struct ob_mac_iocb_req *mac_iocb_ptr;
2477
Joe Perchesd7f61772010-07-22 15:36:17 +00002478 if (unlikely(atomic_read(&qdev->tx_count) < 2))
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002479 return NETDEV_TX_BUSY;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002480
Joe Perchesd7f61772010-07-22 15:36:17 +00002481 tx_cb = &qdev->tx_buf[qdev->req_producer_index];
2482 tx_cb->seg_count = ql_get_seg_count(qdev,
2483 skb_shinfo(skb)->nr_frags);
2484 if (tx_cb->seg_count == -1) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002485 netdev_err(ndev, "%s: invalid segment count!\n", __func__);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002486 return NETDEV_TX_OK;
2487 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002488
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002489 mac_iocb_ptr = tx_cb->queue_entry;
Ron Mercerd8a759f2007-03-26 13:42:57 -07002490 memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002491 mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
2492 mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
2493 mac_iocb_ptr->flags |= qdev->mb_bit_mask;
2494 mac_iocb_ptr->transaction_id = qdev->req_producer_index;
2495 mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
2496 tx_cb->skb = skb;
Benjamin Lie8f4df22007-02-26 11:06:42 -08002497 if (qdev->device_id == QL3032_DEVICE_ID &&
2498 skb->ip_summed == CHECKSUM_PARTIAL)
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002499 ql_hw_csum_setup(skb, mac_iocb_ptr);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002500
Joe Perchesd7f61772010-07-22 15:36:17 +00002501 if (ql_send_map(qdev, mac_iocb_ptr, tx_cb, skb) != NETDEV_TX_OK) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002502 netdev_err(ndev, "%s: Could not map the segments!\n", __func__);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002503 return NETDEV_TX_BUSY;
2504 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002505
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002506 wmb();
Ron Mercer5a4faa872006-07-25 00:40:21 -07002507 qdev->req_producer_index++;
2508 if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
2509 qdev->req_producer_index = 0;
2510 wmb();
2511 ql_write_common_reg_l(qdev,
Al Viroee111d12006-09-25 02:53:53 +01002512 &port_regs->CommonRegs.reqQProducerIndex,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002513 qdev->req_producer_index);
2514
Joe Percheseddc5fb2010-07-22 12:33:31 +00002515 netif_printk(qdev, tx_queued, KERN_DEBUG, ndev,
2516 "tx queued, slot %d, len %d\n",
2517 qdev->req_producer_index, skb->len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002518
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002519 atomic_dec(&qdev->tx_count);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002520 return NETDEV_TX_OK;
2521}
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002522
Ron Mercer5a4faa872006-07-25 00:40:21 -07002523static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
2524{
2525 qdev->req_q_size =
2526 (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
2527
2528 qdev->req_q_virt_addr =
2529 pci_alloc_consistent(qdev->pdev,
2530 (size_t) qdev->req_q_size,
2531 &qdev->req_q_phy_addr);
2532
2533 if ((qdev->req_q_virt_addr == NULL) ||
2534 LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002535 netdev_err(qdev->ndev, "reqQ failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002536 return -ENOMEM;
2537 }
2538
2539 qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
2540
2541 qdev->rsp_q_virt_addr =
2542 pci_alloc_consistent(qdev->pdev,
2543 (size_t) qdev->rsp_q_size,
2544 &qdev->rsp_q_phy_addr);
2545
2546 if ((qdev->rsp_q_virt_addr == NULL) ||
2547 LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002548 netdev_err(qdev->ndev, "rspQ allocation failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002549 pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
2550 qdev->req_q_virt_addr,
2551 qdev->req_q_phy_addr);
2552 return -ENOMEM;
2553 }
2554
Joe Perchesd7f61772010-07-22 15:36:17 +00002555 set_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002556
2557 return 0;
2558}
2559
2560static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
2561{
Joe Perchesd7f61772010-07-22 15:36:17 +00002562 if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002563 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002564 return;
2565 }
2566
2567 pci_free_consistent(qdev->pdev,
2568 qdev->req_q_size,
2569 qdev->req_q_virt_addr, qdev->req_q_phy_addr);
2570
2571 qdev->req_q_virt_addr = NULL;
2572
2573 pci_free_consistent(qdev->pdev,
2574 qdev->rsp_q_size,
2575 qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
2576
2577 qdev->rsp_q_virt_addr = NULL;
2578
Joe Perchesd7f61772010-07-22 15:36:17 +00002579 clear_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002580}
2581
2582static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
2583{
2584 /* Create Large Buffer Queue */
2585 qdev->lrg_buf_q_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002586 qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002587 if (qdev->lrg_buf_q_size < PAGE_SIZE)
2588 qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
2589 else
2590 qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
2591
Joe Perchesd7f61772010-07-22 15:36:17 +00002592 qdev->lrg_buf =
2593 kmalloc(qdev->num_large_buffers * sizeof(struct ql_rcv_buf_cb),
2594 GFP_KERNEL);
Ron Mercer1357bfc2007-02-26 11:06:37 -08002595 if (qdev->lrg_buf == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002596 netdev_err(qdev->ndev, "qdev->lrg_buf alloc failed\n");
Ron Mercer1357bfc2007-02-26 11:06:37 -08002597 return -ENOMEM;
2598 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002599
Ron Mercer5a4faa872006-07-25 00:40:21 -07002600 qdev->lrg_buf_q_alloc_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002601 pci_alloc_consistent(qdev->pdev,
2602 qdev->lrg_buf_q_alloc_size,
2603 &qdev->lrg_buf_q_alloc_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002604
2605 if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002606 netdev_err(qdev->ndev, "lBufQ failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002607 return -ENOMEM;
2608 }
2609 qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
2610 qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
2611
2612 /* Create Small Buffer Queue */
2613 qdev->small_buf_q_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002614 NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002615 if (qdev->small_buf_q_size < PAGE_SIZE)
2616 qdev->small_buf_q_alloc_size = PAGE_SIZE;
2617 else
2618 qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
2619
2620 qdev->small_buf_q_alloc_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002621 pci_alloc_consistent(qdev->pdev,
2622 qdev->small_buf_q_alloc_size,
2623 &qdev->small_buf_q_alloc_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002624
2625 if (qdev->small_buf_q_alloc_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002626 netdev_err(qdev->ndev, "Small Buffer Queue allocation failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002627 pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
2628 qdev->lrg_buf_q_alloc_virt_addr,
2629 qdev->lrg_buf_q_alloc_phy_addr);
2630 return -ENOMEM;
2631 }
2632
2633 qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
2634 qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
Joe Perchesd7f61772010-07-22 15:36:17 +00002635 set_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002636 return 0;
2637}
2638
2639static void ql_free_buffer_queues(struct ql3_adapter *qdev)
2640{
Joe Perchesd7f61772010-07-22 15:36:17 +00002641 if (!test_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002642 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002643 return;
2644 }
Joe Perchesd7f61772010-07-22 15:36:17 +00002645 kfree(qdev->lrg_buf);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002646 pci_free_consistent(qdev->pdev,
2647 qdev->lrg_buf_q_alloc_size,
2648 qdev->lrg_buf_q_alloc_virt_addr,
2649 qdev->lrg_buf_q_alloc_phy_addr);
2650
2651 qdev->lrg_buf_q_virt_addr = NULL;
2652
2653 pci_free_consistent(qdev->pdev,
2654 qdev->small_buf_q_alloc_size,
2655 qdev->small_buf_q_alloc_virt_addr,
2656 qdev->small_buf_q_alloc_phy_addr);
2657
2658 qdev->small_buf_q_virt_addr = NULL;
2659
Joe Perchesd7f61772010-07-22 15:36:17 +00002660 clear_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002661}
2662
2663static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
2664{
2665 int i;
2666 struct bufq_addr_element *small_buf_q_entry;
2667
2668 /* Currently we allocate on one of memory and use it for smallbuffers */
2669 qdev->small_buf_total_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002670 (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
2671 QL_SMALL_BUFFER_SIZE);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002672
2673 qdev->small_buf_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002674 pci_alloc_consistent(qdev->pdev,
2675 qdev->small_buf_total_size,
2676 &qdev->small_buf_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002677
2678 if (qdev->small_buf_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002679 netdev_err(qdev->ndev, "Failed to get small buffer memory\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002680 return -ENOMEM;
2681 }
2682
2683 qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
2684 qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
2685
2686 small_buf_q_entry = qdev->small_buf_q_virt_addr;
2687
Ron Mercer5a4faa872006-07-25 00:40:21 -07002688 /* Initialize the small buffer queue. */
2689 for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
2690 small_buf_q_entry->addr_high =
2691 cpu_to_le32(qdev->small_buf_phy_addr_high);
2692 small_buf_q_entry->addr_low =
2693 cpu_to_le32(qdev->small_buf_phy_addr_low +
2694 (i * QL_SMALL_BUFFER_SIZE));
2695 small_buf_q_entry++;
2696 }
2697 qdev->small_buf_index = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +00002698 set_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002699 return 0;
2700}
2701
2702static void ql_free_small_buffers(struct ql3_adapter *qdev)
2703{
Joe Perchesd7f61772010-07-22 15:36:17 +00002704 if (!test_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002705 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002706 return;
2707 }
2708 if (qdev->small_buf_virt_addr != NULL) {
2709 pci_free_consistent(qdev->pdev,
2710 qdev->small_buf_total_size,
2711 qdev->small_buf_virt_addr,
2712 qdev->small_buf_phy_addr);
2713
2714 qdev->small_buf_virt_addr = NULL;
2715 }
2716}
2717
2718static void ql_free_large_buffers(struct ql3_adapter *qdev)
2719{
2720 int i = 0;
2721 struct ql_rcv_buf_cb *lrg_buf_cb;
2722
Ron Mercer1357bfc2007-02-26 11:06:37 -08002723 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002724 lrg_buf_cb = &qdev->lrg_buf[i];
2725 if (lrg_buf_cb->skb) {
2726 dev_kfree_skb(lrg_buf_cb->skb);
2727 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002728 dma_unmap_addr(lrg_buf_cb, mapaddr),
2729 dma_unmap_len(lrg_buf_cb, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002730 PCI_DMA_FROMDEVICE);
2731 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2732 } else {
2733 break;
2734 }
2735 }
2736}
2737
2738static void ql_init_large_buffers(struct ql3_adapter *qdev)
2739{
2740 int i;
2741 struct ql_rcv_buf_cb *lrg_buf_cb;
2742 struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
2743
Ron Mercer1357bfc2007-02-26 11:06:37 -08002744 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002745 lrg_buf_cb = &qdev->lrg_buf[i];
2746 buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
2747 buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
2748 buf_addr_ele++;
2749 }
2750 qdev->lrg_buf_index = 0;
2751 qdev->lrg_buf_skb_check = 0;
2752}
2753
2754static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
2755{
2756 int i;
2757 struct ql_rcv_buf_cb *lrg_buf_cb;
2758 struct sk_buff *skb;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002759 dma_addr_t map;
2760 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002761
Ron Mercer1357bfc2007-02-26 11:06:37 -08002762 for (i = 0; i < qdev->num_large_buffers; i++) {
Benjamin Licd238fa2007-02-26 11:06:33 -08002763 skb = netdev_alloc_skb(qdev->ndev,
2764 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002765 if (unlikely(!skb)) {
2766 /* Better luck next round */
Joe Percheseddc5fb2010-07-22 12:33:31 +00002767 netdev_err(qdev->ndev,
2768 "large buff alloc failed for %d bytes at index %d\n",
2769 qdev->lrg_buffer_len * 2, i);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002770 ql_free_large_buffers(qdev);
2771 return -ENOMEM;
2772 } else {
2773
2774 lrg_buf_cb = &qdev->lrg_buf[i];
2775 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2776 lrg_buf_cb->index = i;
2777 lrg_buf_cb->skb = skb;
2778 /*
2779 * We save some space to copy the ethhdr from first
2780 * buffer
2781 */
2782 skb_reserve(skb, QL_HEADER_SPACE);
2783 map = pci_map_single(qdev->pdev,
2784 skb->data,
2785 qdev->lrg_buffer_len -
2786 QL_HEADER_SPACE,
2787 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002788
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002789 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002790 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002791 netdev_err(qdev->ndev,
2792 "PCI mapping failed with error: %d\n",
2793 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002794 ql_free_large_buffers(qdev);
2795 return -ENOMEM;
2796 }
2797
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002798 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
2799 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002800 qdev->lrg_buffer_len -
2801 QL_HEADER_SPACE);
2802 lrg_buf_cb->buf_phy_addr_low =
2803 cpu_to_le32(LS_64BITS(map));
2804 lrg_buf_cb->buf_phy_addr_high =
2805 cpu_to_le32(MS_64BITS(map));
2806 }
2807 }
2808 return 0;
2809}
2810
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002811static void ql_free_send_free_list(struct ql3_adapter *qdev)
2812{
2813 struct ql_tx_buf_cb *tx_cb;
2814 int i;
2815
2816 tx_cb = &qdev->tx_buf[0];
2817 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +00002818 kfree(tx_cb->oal);
2819 tx_cb->oal = NULL;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002820 tx_cb++;
2821 }
2822}
2823
2824static int ql_create_send_free_list(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002825{
2826 struct ql_tx_buf_cb *tx_cb;
2827 int i;
Joe Perchesd7f61772010-07-22 15:36:17 +00002828 struct ob_mac_iocb_req *req_q_curr = qdev->req_q_virt_addr;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002829
2830 /* Create free list of transmit buffers */
2831 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002832
Ron Mercer5a4faa872006-07-25 00:40:21 -07002833 tx_cb = &qdev->tx_buf[i];
2834 tx_cb->skb = NULL;
2835 tx_cb->queue_entry = req_q_curr;
2836 req_q_curr++;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002837 tx_cb->oal = kmalloc(512, GFP_KERNEL);
2838 if (tx_cb->oal == NULL)
2839 return -1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002840 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002841 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002842}
2843
2844static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
2845{
Ron Mercer1357bfc2007-02-26 11:06:37 -08002846 if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
2847 qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002848 qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
Joe Perchesd7f61772010-07-22 15:36:17 +00002849 } else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
Ron Mercer1357bfc2007-02-26 11:06:37 -08002850 /*
2851 * Bigger buffers, so less of them.
2852 */
2853 qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002854 qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
2855 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002856 netdev_err(qdev->ndev, "Invalid mtu size: %d. Only %d and %d are accepted.\n",
2857 qdev->ndev->mtu, NORMAL_MTU_SIZE, JUMBO_MTU_SIZE);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002858 return -ENOMEM;
2859 }
Joe Perchesd7f61772010-07-22 15:36:17 +00002860 qdev->num_large_buffers =
2861 qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002862 qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
2863 qdev->max_frame_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002864 (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002865
2866 /*
2867 * First allocate a page of shared memory and use it for shadow
2868 * locations of Network Request Queue Consumer Address Register and
2869 * Network Completion Queue Producer Index Register
2870 */
2871 qdev->shadow_reg_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002872 pci_alloc_consistent(qdev->pdev,
2873 PAGE_SIZE, &qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002874
2875 if (qdev->shadow_reg_virt_addr != NULL) {
2876 qdev->preq_consumer_index = (u16 *) qdev->shadow_reg_virt_addr;
2877 qdev->req_consumer_index_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00002878 MS_64BITS(qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002879 qdev->req_consumer_index_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00002880 LS_64BITS(qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002881
2882 qdev->prsp_producer_index =
Joe Perchesd7f61772010-07-22 15:36:17 +00002883 (__le32 *) (((u8 *) qdev->preq_consumer_index) + 8);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002884 qdev->rsp_producer_index_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00002885 qdev->req_consumer_index_phy_addr_high;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002886 qdev->rsp_producer_index_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00002887 qdev->req_consumer_index_phy_addr_low + 8;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002888 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002889 netdev_err(qdev->ndev, "shadowReg Alloc failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002890 return -ENOMEM;
2891 }
2892
2893 if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002894 netdev_err(qdev->ndev, "ql_alloc_net_req_rsp_queues failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002895 goto err_req_rsp;
2896 }
2897
2898 if (ql_alloc_buffer_queues(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002899 netdev_err(qdev->ndev, "ql_alloc_buffer_queues failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002900 goto err_buffer_queues;
2901 }
2902
2903 if (ql_alloc_small_buffers(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002904 netdev_err(qdev->ndev, "ql_alloc_small_buffers failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002905 goto err_small_buffers;
2906 }
2907
2908 if (ql_alloc_large_buffers(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002909 netdev_err(qdev->ndev, "ql_alloc_large_buffers failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002910 goto err_small_buffers;
2911 }
2912
2913 /* Initialize the large buffer queue. */
2914 ql_init_large_buffers(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002915 if (ql_create_send_free_list(qdev))
2916 goto err_free_list;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002917
2918 qdev->rsp_current = qdev->rsp_q_virt_addr;
2919
2920 return 0;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002921err_free_list:
2922 ql_free_send_free_list(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002923err_small_buffers:
2924 ql_free_buffer_queues(qdev);
2925err_buffer_queues:
2926 ql_free_net_req_rsp_queues(qdev);
2927err_req_rsp:
2928 pci_free_consistent(qdev->pdev,
2929 PAGE_SIZE,
2930 qdev->shadow_reg_virt_addr,
2931 qdev->shadow_reg_phy_addr);
2932
2933 return -ENOMEM;
2934}
2935
2936static void ql_free_mem_resources(struct ql3_adapter *qdev)
2937{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002938 ql_free_send_free_list(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002939 ql_free_large_buffers(qdev);
2940 ql_free_small_buffers(qdev);
2941 ql_free_buffer_queues(qdev);
2942 ql_free_net_req_rsp_queues(qdev);
2943 if (qdev->shadow_reg_virt_addr != NULL) {
2944 pci_free_consistent(qdev->pdev,
2945 PAGE_SIZE,
2946 qdev->shadow_reg_virt_addr,
2947 qdev->shadow_reg_phy_addr);
2948 qdev->shadow_reg_virt_addr = NULL;
2949 }
2950}
2951
2952static int ql_init_misc_registers(struct ql3_adapter *qdev)
2953{
Al Viroee111d12006-09-25 02:53:53 +01002954 struct ql3xxx_local_ram_registers __iomem *local_ram =
2955 (void __iomem *)qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002956
Joe Perchesd7f61772010-07-22 15:36:17 +00002957 if (ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002958 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
2959 2) << 4))
2960 return -1;
2961
2962 ql_write_page2_reg(qdev,
2963 &local_ram->bufletSize, qdev->nvram_data.bufletSize);
2964
2965 ql_write_page2_reg(qdev,
2966 &local_ram->maxBufletCount,
2967 qdev->nvram_data.bufletCount);
2968
2969 ql_write_page2_reg(qdev,
2970 &local_ram->freeBufletThresholdLow,
2971 (qdev->nvram_data.tcpWindowThreshold25 << 16) |
2972 (qdev->nvram_data.tcpWindowThreshold0));
2973
2974 ql_write_page2_reg(qdev,
2975 &local_ram->freeBufletThresholdHigh,
2976 qdev->nvram_data.tcpWindowThreshold50);
2977
2978 ql_write_page2_reg(qdev,
2979 &local_ram->ipHashTableBase,
2980 (qdev->nvram_data.ipHashTableBaseHi << 16) |
2981 qdev->nvram_data.ipHashTableBaseLo);
2982 ql_write_page2_reg(qdev,
2983 &local_ram->ipHashTableCount,
2984 qdev->nvram_data.ipHashTableSize);
2985 ql_write_page2_reg(qdev,
2986 &local_ram->tcpHashTableBase,
2987 (qdev->nvram_data.tcpHashTableBaseHi << 16) |
2988 qdev->nvram_data.tcpHashTableBaseLo);
2989 ql_write_page2_reg(qdev,
2990 &local_ram->tcpHashTableCount,
2991 qdev->nvram_data.tcpHashTableSize);
2992 ql_write_page2_reg(qdev,
2993 &local_ram->ncbBase,
2994 (qdev->nvram_data.ncbTableBaseHi << 16) |
2995 qdev->nvram_data.ncbTableBaseLo);
2996 ql_write_page2_reg(qdev,
2997 &local_ram->maxNcbCount,
2998 qdev->nvram_data.ncbTableSize);
2999 ql_write_page2_reg(qdev,
3000 &local_ram->drbBase,
3001 (qdev->nvram_data.drbTableBaseHi << 16) |
3002 qdev->nvram_data.drbTableBaseLo);
3003 ql_write_page2_reg(qdev,
3004 &local_ram->maxDrbCount,
3005 qdev->nvram_data.drbTableSize);
3006 ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
3007 return 0;
3008}
3009
3010static int ql_adapter_initialize(struct ql3_adapter *qdev)
3011{
3012 u32 value;
Joe Perchesd7f61772010-07-22 15:36:17 +00003013 struct ql3xxx_port_registers __iomem *port_regs =
3014 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +00003015 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003016 struct ql3xxx_host_memory_registers __iomem *hmem_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00003017 (void __iomem *)port_regs;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003018 u32 delay = 10;
3019 int status = 0;
Ron Mercer0f77ca92009-06-23 09:00:02 +00003020 unsigned long hw_flags = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003021
Joe Perchesd7f61772010-07-22 15:36:17 +00003022 if (ql_mii_setup(qdev))
Ron Mercer5a4faa872006-07-25 00:40:21 -07003023 return -1;
3024
3025 /* Bring out PHY out of reset */
Joe Perchesd7f61772010-07-22 15:36:17 +00003026 ql_write_common_reg(qdev, spir,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003027 (ISP_SERIAL_PORT_IF_WE |
3028 (ISP_SERIAL_PORT_IF_WE << 16)));
Ron Mercere5a67372009-06-23 09:00:01 +00003029 /* Give the PHY time to come out of reset. */
3030 mdelay(100);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003031 qdev->port_link_state = LS_DOWN;
3032 netif_carrier_off(qdev->ndev);
3033
3034 /* V2 chip fix for ARS-39168. */
Joe Perchesd7f61772010-07-22 15:36:17 +00003035 ql_write_common_reg(qdev, spir,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003036 (ISP_SERIAL_PORT_IF_SDE |
3037 (ISP_SERIAL_PORT_IF_SDE << 16)));
3038
3039 /* Request Queue Registers */
Joe Perchesd7f61772010-07-22 15:36:17 +00003040 *((u32 *)(qdev->preq_consumer_index)) = 0;
3041 atomic_set(&qdev->tx_count, NUM_REQ_Q_ENTRIES);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003042 qdev->req_producer_index = 0;
3043
3044 ql_write_page1_reg(qdev,
3045 &hmem_regs->reqConsumerIndexAddrHigh,
3046 qdev->req_consumer_index_phy_addr_high);
3047 ql_write_page1_reg(qdev,
3048 &hmem_regs->reqConsumerIndexAddrLow,
3049 qdev->req_consumer_index_phy_addr_low);
3050
3051 ql_write_page1_reg(qdev,
3052 &hmem_regs->reqBaseAddrHigh,
3053 MS_64BITS(qdev->req_q_phy_addr));
3054 ql_write_page1_reg(qdev,
3055 &hmem_regs->reqBaseAddrLow,
3056 LS_64BITS(qdev->req_q_phy_addr));
3057 ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
3058
3059 /* Response Queue Registers */
Al Viro804d8542007-12-22 19:44:29 +00003060 *((__le16 *) (qdev->prsp_producer_index)) = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003061 qdev->rsp_consumer_index = 0;
3062 qdev->rsp_current = qdev->rsp_q_virt_addr;
3063
3064 ql_write_page1_reg(qdev,
3065 &hmem_regs->rspProducerIndexAddrHigh,
3066 qdev->rsp_producer_index_phy_addr_high);
3067
3068 ql_write_page1_reg(qdev,
3069 &hmem_regs->rspProducerIndexAddrLow,
3070 qdev->rsp_producer_index_phy_addr_low);
3071
3072 ql_write_page1_reg(qdev,
3073 &hmem_regs->rspBaseAddrHigh,
3074 MS_64BITS(qdev->rsp_q_phy_addr));
3075
3076 ql_write_page1_reg(qdev,
3077 &hmem_regs->rspBaseAddrLow,
3078 LS_64BITS(qdev->rsp_q_phy_addr));
3079
3080 ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
3081
3082 /* Large Buffer Queue */
3083 ql_write_page1_reg(qdev,
3084 &hmem_regs->rxLargeQBaseAddrHigh,
3085 MS_64BITS(qdev->lrg_buf_q_phy_addr));
3086
3087 ql_write_page1_reg(qdev,
3088 &hmem_regs->rxLargeQBaseAddrLow,
3089 LS_64BITS(qdev->lrg_buf_q_phy_addr));
3090
Joe Perchesd7f61772010-07-22 15:36:17 +00003091 ql_write_page1_reg(qdev,
3092 &hmem_regs->rxLargeQLength,
3093 qdev->num_lbufq_entries);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003094
3095 ql_write_page1_reg(qdev,
3096 &hmem_regs->rxLargeBufferLength,
3097 qdev->lrg_buffer_len);
3098
3099 /* Small Buffer Queue */
3100 ql_write_page1_reg(qdev,
3101 &hmem_regs->rxSmallQBaseAddrHigh,
3102 MS_64BITS(qdev->small_buf_q_phy_addr));
3103
3104 ql_write_page1_reg(qdev,
3105 &hmem_regs->rxSmallQBaseAddrLow,
3106 LS_64BITS(qdev->small_buf_q_phy_addr));
3107
3108 ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
3109 ql_write_page1_reg(qdev,
3110 &hmem_regs->rxSmallBufferLength,
3111 QL_SMALL_BUFFER_SIZE);
3112
3113 qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
3114 qdev->small_buf_release_cnt = 8;
Ron Mercer1357bfc2007-02-26 11:06:37 -08003115 qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003116 qdev->lrg_buf_release_cnt = 8;
3117 qdev->lrg_buf_next_free =
3118 (struct bufq_addr_element *)qdev->lrg_buf_q_virt_addr;
3119 qdev->small_buf_index = 0;
3120 qdev->lrg_buf_index = 0;
3121 qdev->lrg_buf_free_count = 0;
3122 qdev->lrg_buf_free_head = NULL;
3123 qdev->lrg_buf_free_tail = NULL;
3124
3125 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003126 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003127 rxSmallQProducerIndex,
3128 qdev->small_buf_q_producer_index);
3129 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003130 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003131 rxLargeQProducerIndex,
3132 qdev->lrg_buf_q_producer_index);
3133
3134 /*
3135 * Find out if the chip has already been initialized. If it has, then
3136 * we skip some of the initialization.
3137 */
3138 clear_bit(QL_LINK_MASTER, &qdev->flags);
3139 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3140 if ((value & PORT_STATUS_IC) == 0) {
3141
3142 /* Chip has not been configured yet, so let it rip. */
Joe Perchesd7f61772010-07-22 15:36:17 +00003143 if (ql_init_misc_registers(qdev)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003144 status = -1;
3145 goto out;
3146 }
3147
Ron Mercer5a4faa872006-07-25 00:40:21 -07003148 value = qdev->nvram_data.tcpMaxWindowSize;
3149 ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
3150
3151 value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
3152
Joe Perchesd7f61772010-07-22 15:36:17 +00003153 if (ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003154 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
3155 * 2) << 13)) {
3156 status = -1;
3157 goto out;
3158 }
3159 ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
3160 ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
3161 (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
3162 16) | (INTERNAL_CHIP_SD |
3163 INTERNAL_CHIP_WE)));
3164 ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
3165 }
3166
Ron Mercerb3b15142007-03-26 13:43:00 -07003167 if (qdev->mac_index)
3168 ql_write_page0_reg(qdev,
3169 &port_regs->mac1MaxFrameLengthReg,
3170 qdev->max_frame_size);
3171 else
3172 ql_write_page0_reg(qdev,
3173 &port_regs->mac0MaxFrameLengthReg,
3174 qdev->max_frame_size);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003175
Joe Perchesd7f61772010-07-22 15:36:17 +00003176 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003177 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
3178 2) << 7)) {
3179 status = -1;
3180 goto out;
3181 }
3182
Ron Mercer3efedf22007-03-26 12:43:52 -07003183 PHY_Setup(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003184 ql_init_scan_mode(qdev);
3185 ql_get_phy_owner(qdev);
3186
3187 /* Load the MAC Configuration */
3188
3189 /* Program lower 32 bits of the MAC address */
3190 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3191 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3192 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3193 ((qdev->ndev->dev_addr[2] << 24)
3194 | (qdev->ndev->dev_addr[3] << 16)
3195 | (qdev->ndev->dev_addr[4] << 8)
3196 | qdev->ndev->dev_addr[5]));
3197
3198 /* Program top 16 bits of the MAC address */
3199 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3200 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3201 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3202 ((qdev->ndev->dev_addr[0] << 8)
3203 | qdev->ndev->dev_addr[1]));
3204
3205 /* Enable Primary MAC */
3206 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3207 ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
3208 MAC_ADDR_INDIRECT_PTR_REG_PE));
3209
3210 /* Clear Primary and Secondary IP addresses */
3211 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3212 ((IP_ADDR_INDEX_REG_MASK << 16) |
3213 (qdev->mac_index << 2)));
3214 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3215
3216 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3217 ((IP_ADDR_INDEX_REG_MASK << 16) |
3218 ((qdev->mac_index << 2) + 1)));
3219 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3220
3221 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
3222
3223 /* Indicate Configuration Complete */
3224 ql_write_page0_reg(qdev,
3225 &port_regs->portControl,
3226 ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
3227
3228 do {
3229 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3230 if (value & PORT_STATUS_IC)
3231 break;
Ron Mercer0f77ca92009-06-23 09:00:02 +00003232 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003233 msleep(500);
Ron Mercer0f77ca92009-06-23 09:00:02 +00003234 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003235 } while (--delay);
3236
3237 if (delay == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003238 netdev_err(qdev->ndev, "Hw Initialization timeout\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003239 status = -1;
3240 goto out;
3241 }
3242
3243 /* Enable Ethernet Function */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003244 if (qdev->device_id == QL3032_DEVICE_ID) {
3245 value =
3246 (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
Ron Mercerb3b15142007-03-26 13:43:00 -07003247 QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
3248 QL3032_PORT_CONTROL_ET);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003249 ql_write_page0_reg(qdev, &port_regs->functionControl,
3250 ((value << 16) | value));
3251 } else {
3252 value =
3253 (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
3254 PORT_CONTROL_HH);
3255 ql_write_page0_reg(qdev, &port_regs->portControl,
3256 ((value << 16) | value));
3257 }
3258
Ron Mercer5a4faa872006-07-25 00:40:21 -07003259
3260out:
3261 return status;
3262}
3263
3264/*
3265 * Caller holds hw_lock.
3266 */
3267static int ql_adapter_reset(struct ql3_adapter *qdev)
3268{
Joe Perchesd7f61772010-07-22 15:36:17 +00003269 struct ql3xxx_port_registers __iomem *port_regs =
3270 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003271 int status = 0;
3272 u16 value;
3273 int max_wait_time;
3274
3275 set_bit(QL_RESET_ACTIVE, &qdev->flags);
3276 clear_bit(QL_RESET_DONE, &qdev->flags);
3277
3278 /*
3279 * Issue soft reset to chip.
3280 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003281 netdev_printk(KERN_DEBUG, qdev->ndev, "Issue soft reset to chip\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003282 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003283 &port_regs->CommonRegs.ispControlStatus,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003284 ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
3285
3286 /* Wait 3 seconds for reset to complete. */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003287 netdev_printk(KERN_DEBUG, qdev->ndev,
3288 "Wait 10 milliseconds for reset to complete\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003289
3290 /* Wait until the firmware tells us the Soft Reset is done */
3291 max_wait_time = 5;
3292 do {
3293 value =
3294 ql_read_common_reg(qdev,
3295 &port_regs->CommonRegs.ispControlStatus);
3296 if ((value & ISP_CONTROL_SR) == 0)
3297 break;
3298
3299 ssleep(1);
3300 } while ((--max_wait_time));
3301
3302 /*
3303 * Also, make sure that the Network Reset Interrupt bit has been
3304 * cleared after the soft reset has taken place.
3305 */
3306 value =
3307 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
3308 if (value & ISP_CONTROL_RI) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003309 netdev_printk(KERN_DEBUG, qdev->ndev,
3310 "clearing RI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003311 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003312 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003313 ispControlStatus,
3314 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3315 }
3316
3317 if (max_wait_time == 0) {
3318 /* Issue Force Soft Reset */
3319 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003320 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003321 ispControlStatus,
3322 ((ISP_CONTROL_FSR << 16) |
3323 ISP_CONTROL_FSR));
3324 /*
3325 * Wait until the firmware tells us the Force Soft Reset is
3326 * done
3327 */
3328 max_wait_time = 5;
3329 do {
Joe Perchesd7f61772010-07-22 15:36:17 +00003330 value = ql_read_common_reg(qdev,
3331 &port_regs->CommonRegs.
3332 ispControlStatus);
3333 if ((value & ISP_CONTROL_FSR) == 0)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003334 break;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003335 ssleep(1);
3336 } while ((--max_wait_time));
3337 }
3338 if (max_wait_time == 0)
3339 status = 1;
3340
3341 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3342 set_bit(QL_RESET_DONE, &qdev->flags);
3343 return status;
3344}
3345
3346static void ql_set_mac_info(struct ql3_adapter *qdev)
3347{
Joe Perchesd7f61772010-07-22 15:36:17 +00003348 struct ql3xxx_port_registers __iomem *port_regs =
3349 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003350 u32 value, port_status;
3351 u8 func_number;
3352
3353 /* Get the function number */
3354 value =
3355 ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
3356 func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
3357 port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
3358 switch (value & ISP_CONTROL_FN_MASK) {
3359 case ISP_CONTROL_FN0_NET:
3360 qdev->mac_index = 0;
3361 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003362 qdev->mb_bit_mask = FN0_MA_BITS_MASK;
3363 qdev->PHYAddr = PORT0_PHY_ADDRESS;
3364 if (port_status & PORT_STATUS_SM0)
Joe Perchesd7f61772010-07-22 15:36:17 +00003365 set_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003366 else
Joe Perchesd7f61772010-07-22 15:36:17 +00003367 clear_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003368 break;
3369
3370 case ISP_CONTROL_FN1_NET:
3371 qdev->mac_index = 1;
3372 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003373 qdev->mb_bit_mask = FN1_MA_BITS_MASK;
3374 qdev->PHYAddr = PORT1_PHY_ADDRESS;
3375 if (port_status & PORT_STATUS_SM1)
Joe Perchesd7f61772010-07-22 15:36:17 +00003376 set_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003377 else
Joe Perchesd7f61772010-07-22 15:36:17 +00003378 clear_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003379 break;
3380
3381 case ISP_CONTROL_FN0_SCSI:
3382 case ISP_CONTROL_FN1_SCSI:
3383 default:
Joe Percheseddc5fb2010-07-22 12:33:31 +00003384 netdev_printk(KERN_DEBUG, qdev->ndev,
3385 "Invalid function number, ispControlStatus = 0x%x\n",
3386 value);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003387 break;
3388 }
Al Viro804d8542007-12-22 19:44:29 +00003389 qdev->numPorts = qdev->nvram_data.version_and_numPorts >> 8;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003390}
3391
3392static void ql_display_dev_info(struct net_device *ndev)
3393{
Joe Perches4dd15182010-11-15 11:12:27 +00003394 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003395 struct pci_dev *pdev = qdev->pdev;
3396
Joe Percheseddc5fb2010-07-22 12:33:31 +00003397 netdev_info(ndev,
3398 "%s Adapter %d RevisionID %d found %s on PCI slot %d\n",
3399 DRV_NAME, qdev->index, qdev->chip_rev_id,
Joe Perchesd7f61772010-07-22 15:36:17 +00003400 qdev->device_id == QL3032_DEVICE_ID ? "QLA3032" : "QLA3022",
Joe Percheseddc5fb2010-07-22 12:33:31 +00003401 qdev->pci_slot);
3402 netdev_info(ndev, "%s Interface\n",
3403 test_bit(QL_LINK_OPTICAL, &qdev->flags) ? "OPTICAL" : "COPPER");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003404
3405 /*
3406 * Print PCI bus width/type.
3407 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003408 netdev_info(ndev, "Bus interface is %s %s\n",
3409 ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
3410 ((qdev->pci_x) ? "PCI-X" : "PCI"));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003411
Joe Percheseddc5fb2010-07-22 12:33:31 +00003412 netdev_info(ndev, "mem IO base address adjusted = 0x%p\n",
3413 qdev->mem_map_registers);
3414 netdev_info(ndev, "Interrupt number = %d\n", pdev->irq);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003415
Joe Percheseddc5fb2010-07-22 12:33:31 +00003416 netif_info(qdev, probe, ndev, "MAC address %pM\n", ndev->dev_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003417}
3418
3419static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
3420{
3421 struct net_device *ndev = qdev->ndev;
3422 int retval = 0;
3423
3424 netif_stop_queue(ndev);
3425 netif_carrier_off(ndev);
3426
Joe Perchesd7f61772010-07-22 15:36:17 +00003427 clear_bit(QL_ADAPTER_UP, &qdev->flags);
3428 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003429
3430 ql_disable_interrupts(qdev);
3431
3432 free_irq(qdev->pdev->irq, ndev);
3433
Joe Perchesd7f61772010-07-22 15:36:17 +00003434 if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003435 netdev_info(qdev->ndev, "calling pci_disable_msi()\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003436 clear_bit(QL_MSI_ENABLED, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003437 pci_disable_msi(qdev->pdev);
3438 }
3439
3440 del_timer_sync(&qdev->adapter_timer);
3441
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003442 napi_disable(&qdev->napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003443
3444 if (do_reset) {
3445 int soft_reset;
3446 unsigned long hw_flags;
3447
3448 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3449 if (ql_wait_for_drvr_lock(qdev)) {
Joe Perchesd7f61772010-07-22 15:36:17 +00003450 soft_reset = ql_adapter_reset(qdev);
3451 if (soft_reset) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003452 netdev_err(ndev, "ql_adapter_reset(%d) FAILED!\n",
3453 qdev->index);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003454 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00003455 netdev_err(ndev,
3456 "Releasing driver lock via chip reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003457 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003458 netdev_err(ndev,
3459 "Could not acquire driver lock to do reset!\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003460 retval = -1;
3461 }
3462 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3463 }
3464 ql_free_mem_resources(qdev);
3465 return retval;
3466}
3467
3468static int ql_adapter_up(struct ql3_adapter *qdev)
3469{
3470 struct net_device *ndev = qdev->ndev;
3471 int err;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00003472 unsigned long irq_flags = IRQF_SHARED;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003473 unsigned long hw_flags;
3474
3475 if (ql_alloc_mem_resources(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003476 netdev_err(ndev, "Unable to allocate buffers\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003477 return -ENOMEM;
3478 }
3479
3480 if (qdev->msi) {
3481 if (pci_enable_msi(qdev->pdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003482 netdev_err(ndev,
3483 "User requested MSI, but MSI failed to initialize. Continuing without MSI.\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003484 qdev->msi = 0;
3485 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003486 netdev_info(ndev, "MSI Enabled...\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003487 set_bit(QL_MSI_ENABLED, &qdev->flags);
Thomas Gleixner38515e92007-02-14 00:33:16 -08003488 irq_flags &= ~IRQF_SHARED;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003489 }
3490 }
3491
Joe Perchesd7f61772010-07-22 15:36:17 +00003492 err = request_irq(qdev->pdev->irq, ql3xxx_isr,
3493 irq_flags, ndev->name, ndev);
3494 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003495 netdev_err(ndev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003496 "Failed to reserve interrupt %d - already in use\n",
Joe Percheseddc5fb2010-07-22 12:33:31 +00003497 qdev->pdev->irq);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003498 goto err_irq;
3499 }
3500
3501 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3502
Joe Perchesd7f61772010-07-22 15:36:17 +00003503 err = ql_wait_for_drvr_lock(qdev);
3504 if (err) {
3505 err = ql_adapter_initialize(qdev);
3506 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003507 netdev_err(ndev, "Unable to initialize adapter\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003508 goto err_init;
3509 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00003510 netdev_err(ndev, "Releasing driver lock\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003511 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3512 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003513 netdev_err(ndev, "Could not acquire driver lock\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003514 goto err_lock;
3515 }
3516
3517 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3518
Joe Perchesd7f61772010-07-22 15:36:17 +00003519 set_bit(QL_ADAPTER_UP, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003520
3521 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3522
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003523 napi_enable(&qdev->napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003524 ql_enable_interrupts(qdev);
3525 return 0;
3526
3527err_init:
3528 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3529err_lock:
Benjamin Li04f10772007-02-26 11:06:35 -08003530 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003531 free_irq(qdev->pdev->irq, ndev);
3532err_irq:
Joe Perchesd7f61772010-07-22 15:36:17 +00003533 if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003534 netdev_info(ndev, "calling pci_disable_msi()\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003535 clear_bit(QL_MSI_ENABLED, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003536 pci_disable_msi(qdev->pdev);
3537 }
3538 return err;
3539}
3540
3541static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
3542{
Joe Perchesd7f61772010-07-22 15:36:17 +00003543 if (ql_adapter_down(qdev, reset) || ql_adapter_up(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003544 netdev_err(qdev->ndev,
3545 "Driver up/down cycle failed, closing device\n");
Ben Hutchingsc81ec802008-05-06 19:36:26 +01003546 rtnl_lock();
Ron Mercer5a4faa872006-07-25 00:40:21 -07003547 dev_close(qdev->ndev);
Ben Hutchingsc81ec802008-05-06 19:36:26 +01003548 rtnl_unlock();
Ron Mercer5a4faa872006-07-25 00:40:21 -07003549 return -1;
3550 }
3551 return 0;
3552}
3553
3554static int ql3xxx_close(struct net_device *ndev)
3555{
3556 struct ql3_adapter *qdev = netdev_priv(ndev);
3557
3558 /*
3559 * Wait for device to recover from a reset.
3560 * (Rarely happens, but possible.)
3561 */
Joe Perchesd7f61772010-07-22 15:36:17 +00003562 while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
Ron Mercer5a4faa872006-07-25 00:40:21 -07003563 msleep(50);
3564
Joe Perchesd7f61772010-07-22 15:36:17 +00003565 ql_adapter_down(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003566 return 0;
3567}
3568
3569static int ql3xxx_open(struct net_device *ndev)
3570{
3571 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00003572 return ql_adapter_up(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003573}
3574
Ron Mercer5a4faa872006-07-25 00:40:21 -07003575static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
3576{
Joe Perches4dd15182010-11-15 11:12:27 +00003577 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003578 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00003579 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003580 struct sockaddr *addr = p;
3581 unsigned long hw_flags;
3582
3583 if (netif_running(ndev))
3584 return -EBUSY;
3585
3586 if (!is_valid_ether_addr(addr->sa_data))
3587 return -EADDRNOTAVAIL;
3588
3589 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3590
3591 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3592 /* Program lower 32 bits of the MAC address */
3593 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3594 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3595 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3596 ((ndev->dev_addr[2] << 24) | (ndev->
3597 dev_addr[3] << 16) |
3598 (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
3599
3600 /* Program top 16 bits of the MAC address */
3601 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3602 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3603 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3604 ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
3605 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3606
3607 return 0;
3608}
3609
3610static void ql3xxx_tx_timeout(struct net_device *ndev)
3611{
Joe Perches4dd15182010-11-15 11:12:27 +00003612 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003613
Joe Percheseddc5fb2010-07-22 12:33:31 +00003614 netdev_err(ndev, "Resetting...\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003615 /*
3616 * Stop the queues, we've got a problem.
3617 */
3618 netif_stop_queue(ndev);
3619
3620 /*
3621 * Wake up the worker to process this event.
3622 */
David Howellsc4028952006-11-22 14:57:56 +00003623 queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003624}
3625
David Howellsc4028952006-11-22 14:57:56 +00003626static void ql_reset_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003627{
David Howellsc4028952006-11-22 14:57:56 +00003628 struct ql3_adapter *qdev =
3629 container_of(work, struct ql3_adapter, reset_work.work);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003630 struct net_device *ndev = qdev->ndev;
3631 u32 value;
3632 struct ql_tx_buf_cb *tx_cb;
3633 int max_wait_time, i;
Joe Perchesd7f61772010-07-22 15:36:17 +00003634 struct ql3xxx_port_registers __iomem *port_regs =
3635 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003636 unsigned long hw_flags;
3637
Joe Perchesd7f61772010-07-22 15:36:17 +00003638 if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START), &qdev->flags)) {
3639 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003640
3641 /*
3642 * Loop through the active list and return the skb.
3643 */
3644 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003645 int j;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003646 tx_cb = &qdev->tx_buf[i];
3647 if (tx_cb->skb) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003648 netdev_printk(KERN_DEBUG, ndev,
3649 "Freeing lost SKB\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003650 pci_unmap_single(qdev->pdev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003651 dma_unmap_addr(&tx_cb->map[0],
3652 mapaddr),
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00003653 dma_unmap_len(&tx_cb->map[0], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003654 PCI_DMA_TODEVICE);
Joe Perchesd7f61772010-07-22 15:36:17 +00003655 for (j = 1; j < tx_cb->seg_count; j++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003656 pci_unmap_page(qdev->pdev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003657 dma_unmap_addr(&tx_cb->map[j],
3658 mapaddr),
3659 dma_unmap_len(&tx_cb->map[j],
3660 maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003661 PCI_DMA_TODEVICE);
3662 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003663 dev_kfree_skb(tx_cb->skb);
3664 tx_cb->skb = NULL;
3665 }
3666 }
3667
Joe Percheseddc5fb2010-07-22 12:33:31 +00003668 netdev_err(ndev, "Clearing NRI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003669 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3670 ql_write_common_reg(qdev,
3671 &port_regs->CommonRegs.
3672 ispControlStatus,
3673 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3674 /*
3675 * Wait the for Soft Reset to Complete.
3676 */
3677 max_wait_time = 10;
3678 do {
3679 value = ql_read_common_reg(qdev,
3680 &port_regs->CommonRegs.
3681
3682 ispControlStatus);
3683 if ((value & ISP_CONTROL_SR) == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003684 netdev_printk(KERN_DEBUG, ndev,
3685 "reset completed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003686 break;
3687 }
3688
3689 if (value & ISP_CONTROL_RI) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003690 netdev_printk(KERN_DEBUG, ndev,
3691 "clearing NRI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003692 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003693 &port_regs->
Ron Mercer5a4faa872006-07-25 00:40:21 -07003694 CommonRegs.
3695 ispControlStatus,
3696 ((ISP_CONTROL_RI <<
3697 16) | ISP_CONTROL_RI));
3698 }
3699
Jiri Slaby83b462c2009-06-20 01:20:30 -07003700 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003701 ssleep(1);
Jiri Slaby83b462c2009-06-20 01:20:30 -07003702 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003703 } while (--max_wait_time);
3704 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3705
3706 if (value & ISP_CONTROL_SR) {
3707
3708 /*
3709 * Set the reset flags and clear the board again.
3710 * Nothing else to do...
3711 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003712 netdev_err(ndev,
3713 "Timed out waiting for reset to complete\n");
3714 netdev_err(ndev, "Do a reset\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003715 clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3716 clear_bit(QL_RESET_START, &qdev->flags);
3717 ql_cycle_adapter(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003718 return;
3719 }
3720
Joe Perchesd7f61772010-07-22 15:36:17 +00003721 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3722 clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3723 clear_bit(QL_RESET_START, &qdev->flags);
3724 ql_cycle_adapter(qdev, QL_NO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003725 }
3726}
3727
David Howellsc4028952006-11-22 14:57:56 +00003728static void ql_tx_timeout_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003729{
David Howellsc4028952006-11-22 14:57:56 +00003730 struct ql3_adapter *qdev =
3731 container_of(work, struct ql3_adapter, tx_timeout_work.work);
3732
3733 ql_cycle_adapter(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003734}
3735
3736static void ql_get_board_info(struct ql3_adapter *qdev)
3737{
Joe Perchesd7f61772010-07-22 15:36:17 +00003738 struct ql3xxx_port_registers __iomem *port_regs =
3739 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003740 u32 value;
3741
3742 value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
3743
3744 qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
3745 if (value & PORT_STATUS_64)
3746 qdev->pci_width = 64;
3747 else
3748 qdev->pci_width = 32;
3749 if (value & PORT_STATUS_X)
3750 qdev->pci_x = 1;
3751 else
3752 qdev->pci_x = 0;
3753 qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
3754}
3755
3756static void ql3xxx_timer(unsigned long ptr)
3757{
3758 struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
Ron Mercer3e23b7d2007-11-07 13:59:06 -08003759 queue_delayed_work(qdev->workqueue, &qdev->link_state_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003760}
3761
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003762static const struct net_device_ops ql3xxx_netdev_ops = {
3763 .ndo_open = ql3xxx_open,
3764 .ndo_start_xmit = ql3xxx_send,
3765 .ndo_stop = ql3xxx_close,
3766 .ndo_set_multicast_list = NULL, /* not allowed on NIC side */
3767 .ndo_change_mtu = eth_change_mtu,
3768 .ndo_validate_addr = eth_validate_addr,
3769 .ndo_set_mac_address = ql3xxx_set_mac_address,
3770 .ndo_tx_timeout = ql3xxx_tx_timeout,
3771};
3772
Ron Mercer5a4faa872006-07-25 00:40:21 -07003773static int __devinit ql3xxx_probe(struct pci_dev *pdev,
3774 const struct pci_device_id *pci_entry)
3775{
3776 struct net_device *ndev = NULL;
3777 struct ql3_adapter *qdev = NULL;
Joe Perchesd7f61772010-07-22 15:36:17 +00003778 static int cards_found;
Ingo Molnarbe5a3c62008-11-25 16:49:07 -08003779 int uninitialized_var(pci_using_dac), err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003780
3781 err = pci_enable_device(pdev);
3782 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003783 pr_err("%s cannot enable PCI device\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003784 goto err_out;
3785 }
3786
3787 err = pci_request_regions(pdev, DRV_NAME);
3788 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003789 pr_err("%s cannot obtain PCI resources\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003790 goto err_out_disable_pdev;
3791 }
3792
3793 pci_set_master(pdev);
3794
Yang Hongyang6a355282009-04-06 19:01:13 -07003795 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003796 pci_using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003797 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003798 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003799 pci_using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003800 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003801 }
3802
3803 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003804 pr_err("%s no usable DMA configuration\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003805 goto err_out_free_regions;
3806 }
3807
3808 ndev = alloc_etherdev(sizeof(struct ql3_adapter));
Benjamin Li546faf02007-02-26 11:06:31 -08003809 if (!ndev) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003810 pr_err("%s could not alloc etherdev\n", pci_name(pdev));
Benjamin Li546faf02007-02-26 11:06:31 -08003811 err = -ENOMEM;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003812 goto err_out_free_regions;
Benjamin Li546faf02007-02-26 11:06:31 -08003813 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003814
Ron Mercer5a4faa872006-07-25 00:40:21 -07003815 SET_NETDEV_DEV(ndev, &pdev->dev);
3816
Ron Mercer5a4faa872006-07-25 00:40:21 -07003817 pci_set_drvdata(pdev, ndev);
3818
3819 qdev = netdev_priv(ndev);
3820 qdev->index = cards_found;
3821 qdev->ndev = ndev;
3822 qdev->pdev = pdev;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003823 qdev->device_id = pci_entry->device;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003824 qdev->port_link_state = LS_DOWN;
3825 if (msi)
3826 qdev->msi = 1;
3827
3828 qdev->msg_enable = netif_msg_init(debug, default_msg);
3829
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003830 if (pci_using_dac)
3831 ndev->features |= NETIF_F_HIGHDMA;
3832 if (qdev->device_id == QL3032_DEVICE_ID)
Stephen Hemmingere68a8c12007-05-30 14:23:17 -07003833 ndev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003834
Arjan van de Ven275f1652008-10-20 21:42:39 -07003835 qdev->mem_map_registers = pci_ioremap_bar(pdev, 1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003836 if (!qdev->mem_map_registers) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003837 pr_err("%s: cannot map device registers\n", pci_name(pdev));
Benjamin Li546faf02007-02-26 11:06:31 -08003838 err = -EIO;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003839 goto err_out_free_ndev;
3840 }
3841
3842 spin_lock_init(&qdev->adapter_lock);
3843 spin_lock_init(&qdev->hw_lock);
3844
3845 /* Set driver entry points */
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003846 ndev->netdev_ops = &ql3xxx_netdev_ops;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003847 SET_ETHTOOL_OPS(ndev, &ql3xxx_ethtool_ops);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003848 ndev->watchdog_timeo = 5 * HZ;
3849
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003850 netif_napi_add(ndev, &qdev->napi, ql_poll, 64);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003851
3852 ndev->irq = pdev->irq;
3853
3854 /* make sure the EEPROM is good */
3855 if (ql_get_nvram_params(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003856 pr_alert("%s: Adapter #%d, Invalid NVRAM parameters\n",
3857 __func__, qdev->index);
Benjamin Li546faf02007-02-26 11:06:31 -08003858 err = -EIO;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003859 goto err_out_iounmap;
3860 }
3861
3862 ql_set_mac_info(qdev);
3863
3864 /* Validate and set parameters */
3865 if (qdev->mac_index) {
Ron Mercercb8bac12007-02-26 11:06:36 -08003866 ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
Al Viro804d8542007-12-22 19:44:29 +00003867 ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn2.macAddress);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003868 } else {
Ron Mercercb8bac12007-02-26 11:06:36 -08003869 ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
Al Viro804d8542007-12-22 19:44:29 +00003870 ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn0.macAddress);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003871 }
3872 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3873
3874 ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
3875
Ron Mercer5a4faa872006-07-25 00:40:21 -07003876 /* Record PCI bus information. */
3877 ql_get_board_info(qdev);
3878
3879 /*
3880 * Set the Maximum Memory Read Byte Count value. We do this to handle
3881 * jumbo frames.
3882 */
Joe Perchesd7f61772010-07-22 15:36:17 +00003883 if (qdev->pci_x)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003884 pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003885
3886 err = register_netdev(ndev);
3887 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003888 pr_err("%s: cannot register net device\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003889 goto err_out_iounmap;
3890 }
3891
3892 /* we're going to reset, so assume we have no link for now */
3893
3894 netif_carrier_off(ndev);
3895 netif_stop_queue(ndev);
3896
3897 qdev->workqueue = create_singlethread_workqueue(ndev->name);
David Howellsc4028952006-11-22 14:57:56 +00003898 INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
3899 INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08003900 INIT_DELAYED_WORK(&qdev->link_state_work, ql_link_state_machine_work);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003901
3902 init_timer(&qdev->adapter_timer);
3903 qdev->adapter_timer.function = ql3xxx_timer;
3904 qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
3905 qdev->adapter_timer.data = (unsigned long)qdev;
3906
Joe Percheseddc5fb2010-07-22 12:33:31 +00003907 if (!cards_found) {
3908 pr_alert("%s\n", DRV_STRING);
3909 pr_alert("Driver name: %s, Version: %s\n",
3910 DRV_NAME, DRV_VERSION);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003911 }
3912 ql_display_dev_info(ndev);
3913
3914 cards_found++;
3915 return 0;
3916
3917err_out_iounmap:
3918 iounmap(qdev->mem_map_registers);
3919err_out_free_ndev:
3920 free_netdev(ndev);
3921err_out_free_regions:
3922 pci_release_regions(pdev);
3923err_out_disable_pdev:
3924 pci_disable_device(pdev);
3925 pci_set_drvdata(pdev, NULL);
3926err_out:
3927 return err;
3928}
3929
3930static void __devexit ql3xxx_remove(struct pci_dev *pdev)
3931{
3932 struct net_device *ndev = pci_get_drvdata(pdev);
3933 struct ql3_adapter *qdev = netdev_priv(ndev);
3934
3935 unregister_netdev(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003936
3937 ql_disable_interrupts(qdev);
3938
3939 if (qdev->workqueue) {
3940 cancel_delayed_work(&qdev->reset_work);
3941 cancel_delayed_work(&qdev->tx_timeout_work);
3942 destroy_workqueue(qdev->workqueue);
3943 qdev->workqueue = NULL;
3944 }
3945
Al Viro855fc732006-09-25 02:54:46 +01003946 iounmap(qdev->mem_map_registers);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003947 pci_release_regions(pdev);
3948 pci_set_drvdata(pdev, NULL);
3949 free_netdev(ndev);
3950}
3951
3952static struct pci_driver ql3xxx_driver = {
3953
3954 .name = DRV_NAME,
3955 .id_table = ql3xxx_pci_tbl,
3956 .probe = ql3xxx_probe,
3957 .remove = __devexit_p(ql3xxx_remove),
3958};
3959
3960static int __init ql3xxx_init_module(void)
3961{
3962 return pci_register_driver(&ql3xxx_driver);
3963}
3964
3965static void __exit ql3xxx_exit(void)
3966{
3967 pci_unregister_driver(&ql3xxx_driver);
3968}
3969
3970module_init(ql3xxx_init_module);
3971module_exit(ql3xxx_exit);