blob: 87b735a4593524c5a0d950918e6d6612280743a2 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
Sergei Shtylyov0ca646d2010-12-28 21:46:40 +03002 * Libata driver for the HighPoint 371N, 372N, and 302N UDMA66 ATA controllers.
Jeff Garzik669a5db2006-08-29 18:12:40 -04003 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov8e834c22010-12-25 22:44:01 +030011 * Portions Copyright (C) 2005-2010 MontaVista Software, Inc.
Jeff Garzik669a5db2006-08-29 18:12:40 -040012 *
13 *
14 * TODO
Jeff Garzik669a5db2006-08-29 18:12:40 -040015 * Work out best PLL policy
16 */
17
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <scsi/scsi_host.h>
25#include <linux/libata.h>
26
27#define DRV_NAME "pata_hpt3x2n"
Sergei Shtylyov8e834c22010-12-25 22:44:01 +030028#define DRV_VERSION "0.3.11"
Jeff Garzik669a5db2006-08-29 18:12:40 -040029
30enum {
31 HPT_PCI_FAST = (1 << 31),
32 PCI66 = (1 << 1),
33 USE_DPLL = (1 << 0)
34};
35
36struct hpt_clock {
37 u8 xfer_speed;
38 u32 timing;
39};
40
41struct hpt_chip {
42 const char *name;
43 struct hpt_clock *clocks[3];
44};
45
46/* key for bus clock timings
47 * bit
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040048 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
49 * cycles = value + 1
50 * 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
51 * cycles = value + 1
52 * 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040053 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040054 * 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040055 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040056 * 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
57 * 21 CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
58 * 22:24 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
59 * 25:27 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040060 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040061 * 28 UDMA enable.
62 * 29 DMA enable.
63 * 30 PIO_MST enable. If set, the chip is in bus master mode during
64 * PIO xfer.
65 * 31 FIFO enable. Only for PIO.
Jeff Garzik669a5db2006-08-29 18:12:40 -040066 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040067
Jeff Garzik669a5db2006-08-29 18:12:40 -040068/* 66MHz DPLL clocks */
69
70static struct hpt_clock hpt3x2n_clocks[] = {
71 { XFER_UDMA_7, 0x1c869c62 },
72 { XFER_UDMA_6, 0x1c869c62 },
73 { XFER_UDMA_5, 0x1c8a9c62 },
74 { XFER_UDMA_4, 0x1c8a9c62 },
75 { XFER_UDMA_3, 0x1c8e9c62 },
76 { XFER_UDMA_2, 0x1c929c62 },
77 { XFER_UDMA_1, 0x1c9a9c62 },
78 { XFER_UDMA_0, 0x1c829c62 },
79
80 { XFER_MW_DMA_2, 0x2c829c62 },
81 { XFER_MW_DMA_1, 0x2c829c66 },
Bartlomiej Zolnierkiewiczd413ff32009-12-03 20:32:09 +010082 { XFER_MW_DMA_0, 0x2c829d2e },
Jeff Garzik669a5db2006-08-29 18:12:40 -040083
84 { XFER_PIO_4, 0x0c829c62 },
85 { XFER_PIO_3, 0x0c829c84 },
86 { XFER_PIO_2, 0x0c829ca6 },
87 { XFER_PIO_1, 0x0d029d26 },
88 { XFER_PIO_0, 0x0d029d5e },
Jeff Garzik669a5db2006-08-29 18:12:40 -040089};
90
91/**
92 * hpt3x2n_find_mode - reset the hpt3x2n bus
93 * @ap: ATA port
94 * @speed: transfer mode
95 *
96 * Return the 32bit register programming information for this channel
97 * that matches the speed provided. For the moment the clocks table
98 * is hard coded but easy to change. This will be needed if we use
99 * different DPLLs
100 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400101
Jeff Garzik669a5db2006-08-29 18:12:40 -0400102static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
103{
104 struct hpt_clock *clocks = hpt3x2n_clocks;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400105
Jeff Garzik669a5db2006-08-29 18:12:40 -0400106 while(clocks->xfer_speed) {
107 if (clocks->xfer_speed == speed)
108 return clocks->timing;
109 clocks++;
110 }
111 BUG();
112 return 0xffffffffU; /* silence compiler warning */
113}
114
115/**
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300116 * hpt372n_filter - mode selection filter
117 * @adev: ATA device
118 * @mask: mode mask
119 *
120 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
121 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
122 */
123static unsigned long hpt372n_filter(struct ata_device *adev, unsigned long mask)
124{
125 if (ata_id_is_sata(adev->id))
126 mask &= ~((0xE << ATA_SHIFT_UDMA) | ATA_MASK_MWDMA);
127
128 return mask;
129}
130
131/**
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500132 * hpt3x2n_cable_detect - Detect the cable type
133 * @ap: ATA port to detect on
Jeff Garzik669a5db2006-08-29 18:12:40 -0400134 *
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500135 * Return the cable type attached to this port
Jeff Garzik669a5db2006-08-29 18:12:40 -0400136 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400137
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500138static int hpt3x2n_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400139{
140 u8 scr2, ata66;
141 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400142
Jeff Garzik669a5db2006-08-29 18:12:40 -0400143 pci_read_config_byte(pdev, 0x5B, &scr2);
144 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
Bartlomiej Zolnierkiewicz10a9c962009-11-19 20:31:31 +0100145
146 udelay(10); /* debounce */
147
Jeff Garzik669a5db2006-08-29 18:12:40 -0400148 /* Cable register now active */
149 pci_read_config_byte(pdev, 0x5A, &ata66);
150 /* Restore state */
151 pci_write_config_byte(pdev, 0x5B, scr2);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400152
Bartlomiej Zolnierkiewiczf3b1cf42009-11-19 18:38:11 +0100153 if (ata66 & (2 >> ap->port_no))
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500154 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400155 else
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500156 return ATA_CBL_PATA80;
157}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400158
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500159/**
160 * hpt3x2n_pre_reset - reset the hpt3x2n bus
Tejun Heocc0680a2007-08-06 18:36:23 +0900161 * @link: ATA link to reset
Alan Cox28e21c82007-04-26 00:19:25 -0700162 * @deadline: deadline jiffies for the operation
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500163 *
164 * Perform the initial reset handling for the 3x2n series controllers.
165 * Reset the hardware and state machine,
166 */
167
Tejun Heoa1efdab2008-03-25 12:22:50 +0900168static int hpt3x2n_pre_reset(struct ata_link *link, unsigned long deadline)
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500169{
Tejun Heocc0680a2007-08-06 18:36:23 +0900170 struct ata_port *ap = link->ap;
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500171 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400172 /* Reset the state machine */
Alan Cox28e21c82007-04-26 00:19:25 -0700173 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400174 udelay(100);
Tejun Heod4b2bab2007-02-02 16:50:52 +0900175
Tejun Heo9363c382008-04-07 22:47:16 +0900176 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400177}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400178
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400179static void hpt3x2n_set_mode(struct ata_port *ap, struct ata_device *adev,
180 u8 mode)
181{
182 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
183 u32 addr1, addr2;
184 u32 reg, timing, mask;
185 u8 fast;
186
187 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
188 addr2 = 0x51 + 4 * ap->port_no;
189
190 /* Fast interrupt prediction disable, hold off interrupt disable */
191 pci_read_config_byte(pdev, addr2, &fast);
192 fast &= ~0x07;
193 pci_write_config_byte(pdev, addr2, fast);
194
195 /* Determine timing mask and find matching mode entry */
196 if (mode < XFER_MW_DMA_0)
197 mask = 0xcfc3ffff;
198 else if (mode < XFER_UDMA_0)
199 mask = 0x31c001ff;
200 else
201 mask = 0x303c0000;
202
203 timing = hpt3x2n_find_mode(ap, mode);
204
205 pci_read_config_dword(pdev, addr1, &reg);
206 reg = (reg & ~mask) | (timing & mask);
207 pci_write_config_dword(pdev, addr1, reg);
208}
209
Jeff Garzik669a5db2006-08-29 18:12:40 -0400210/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400211 * hpt3x2n_set_piomode - PIO setup
212 * @ap: ATA interface
213 * @adev: device on the interface
214 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400215 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400217
Jeff Garzik669a5db2006-08-29 18:12:40 -0400218static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
219{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400220 hpt3x2n_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400221}
222
223/**
224 * hpt3x2n_set_dmamode - DMA timing setup
225 * @ap: ATA interface
226 * @adev: Device being configured
227 *
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400228 * Set up the channel for MWDMA or UDMA modes.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400230
Jeff Garzik669a5db2006-08-29 18:12:40 -0400231static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
232{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400233 hpt3x2n_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400234}
235
236/**
237 * hpt3x2n_bmdma_end - DMA engine stop
238 * @qc: ATA command
239 *
240 * Clean up after the HPT3x2n and later DMA engine
241 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400242
Jeff Garzik669a5db2006-08-29 18:12:40 -0400243static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
244{
245 struct ata_port *ap = qc->ap;
246 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
247 int mscreg = 0x50 + 2 * ap->port_no;
248 u8 bwsr_stat, msc_stat;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400249
Jeff Garzik669a5db2006-08-29 18:12:40 -0400250 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
251 pci_read_config_byte(pdev, mscreg, &msc_stat);
252 if (bwsr_stat & (1 << ap->port_no))
253 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
254 ata_bmdma_stop(qc);
255}
256
257/**
258 * hpt3x2n_set_clock - clock control
259 * @ap: ATA port
260 * @source: 0x21 or 0x23 for PLL or PCI sourced clock
261 *
262 * Switch the ATA bus clock between the PLL and PCI clock sources
263 * while correctly isolating the bus and resetting internal logic
264 *
265 * We must use the DPLL for
266 * - writing
267 * - second channel UDMA7 (SATA ports) or higher
268 * - 66MHz PCI
Jeff Garzik85cd7252006-08-31 00:03:49 -0400269 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400270 * or we will underclock the device and get reduced performance.
271 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400272
Jeff Garzik669a5db2006-08-29 18:12:40 -0400273static void hpt3x2n_set_clock(struct ata_port *ap, int source)
274{
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500275 void __iomem *bmdma = ap->ioaddr.bmdma_addr - ap->port_no * 8;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400276
Jeff Garzik669a5db2006-08-29 18:12:40 -0400277 /* Tristate the bus */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900278 iowrite8(0x80, bmdma+0x73);
279 iowrite8(0x80, bmdma+0x77);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400280
Jeff Garzik669a5db2006-08-29 18:12:40 -0400281 /* Switch clock and reset channels */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900282 iowrite8(source, bmdma+0x7B);
283 iowrite8(0xC0, bmdma+0x79);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400284
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500285 /* Reset state machines, avoid enabling the disabled channels */
286 iowrite8(ioread8(bmdma+0x70) | 0x32, bmdma+0x70);
287 iowrite8(ioread8(bmdma+0x74) | 0x32, bmdma+0x74);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400288
Jeff Garzik669a5db2006-08-29 18:12:40 -0400289 /* Complete reset */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900290 iowrite8(0x00, bmdma+0x79);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400291
Jeff Garzik669a5db2006-08-29 18:12:40 -0400292 /* Reconnect channels to bus */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900293 iowrite8(0x00, bmdma+0x73);
294 iowrite8(0x00, bmdma+0x77);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400295}
296
Alana52865c2007-01-24 11:51:38 +0000297static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400298{
299 long flags = (long)ap->host->private_data;
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500300
Jeff Garzik669a5db2006-08-29 18:12:40 -0400301 /* See if we should use the DPLL */
Alana52865c2007-01-24 11:51:38 +0000302 if (writing)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400303 return USE_DPLL; /* Needed for write */
304 if (flags & PCI66)
305 return USE_DPLL; /* Needed at 66Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400306 return 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400307}
308
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500309static int hpt3x2n_qc_defer(struct ata_queued_cmd *qc)
310{
311 struct ata_port *ap = qc->ap;
312 struct ata_port *alt = ap->host->ports[ap->port_no ^ 1];
313 int rc, flags = (long)ap->host->private_data;
314 int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);
315
316 /* First apply the usual rules */
317 rc = ata_std_qc_defer(qc);
318 if (rc != 0)
319 return rc;
320
321 if ((flags & USE_DPLL) != dpll && alt->qc_active)
322 return ATA_DEFER_PORT;
323 return 0;
324}
325
Tejun Heo9363c382008-04-07 22:47:16 +0900326static unsigned int hpt3x2n_qc_issue(struct ata_queued_cmd *qc)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400327{
Jeff Garzik669a5db2006-08-29 18:12:40 -0400328 struct ata_port *ap = qc->ap;
329 int flags = (long)ap->host->private_data;
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500330 int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400331
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500332 if ((flags & USE_DPLL) != dpll) {
333 flags &= ~USE_DPLL;
334 flags |= dpll;
335 ap->host->private_data = (void *)(long)flags;
336
337 hpt3x2n_set_clock(ap, dpll ? 0x21 : 0x23);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400338 }
Tejun Heo360ff782010-05-10 21:41:42 +0200339 return ata_bmdma_qc_issue(qc);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400340}
341
342static struct scsi_host_template hpt3x2n_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900343 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400344};
345
346/*
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300347 * Configuration for HPT302N/371N.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400348 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400349
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300350static struct ata_port_operations hpt3xxn_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900351 .inherits = &ata_bmdma_port_ops,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400352
Jeff Garzik669a5db2006-08-29 18:12:40 -0400353 .bmdma_stop = hpt3x2n_bmdma_stop,
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500354
355 .qc_defer = hpt3x2n_qc_defer,
Tejun Heo9363c382008-04-07 22:47:16 +0900356 .qc_issue = hpt3x2n_qc_issue,
Jeff Garzikbda30282006-09-27 05:41:13 -0400357
Tejun Heo029cfd62008-03-25 12:22:49 +0900358 .cable_detect = hpt3x2n_cable_detect,
359 .set_piomode = hpt3x2n_set_piomode,
360 .set_dmamode = hpt3x2n_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900361 .prereset = hpt3x2n_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400362};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400363
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300364/*
365 * Configuration for HPT372N. Same as 302N/371N but we have a mode filter.
366 */
367
368static struct ata_port_operations hpt372n_port_ops = {
369 .inherits = &hpt3xxn_port_ops,
370 .mode_filter = &hpt372n_filter,
371};
372
Jeff Garzik669a5db2006-08-29 18:12:40 -0400373/**
374 * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
Jeff Garzik85cd7252006-08-31 00:03:49 -0400375 * @dev: PCI device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400376 *
377 * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
378 * succeeds
379 */
380
381static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
382{
383 u8 reg5b;
384 u32 reg5c;
385 int tries;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400386
Jeff Garzik669a5db2006-08-29 18:12:40 -0400387 for(tries = 0; tries < 0x5000; tries++) {
388 udelay(50);
389 pci_read_config_byte(dev, 0x5b, &reg5b);
390 if (reg5b & 0x80) {
391 /* See if it stays set */
392 for(tries = 0; tries < 0x1000; tries ++) {
393 pci_read_config_byte(dev, 0x5b, &reg5b);
394 /* Failed ? */
395 if ((reg5b & 0x80) == 0)
396 return 0;
397 }
398 /* Turn off tuning, we have the DPLL set */
399 pci_read_config_dword(dev, 0x5c, &reg5c);
400 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
401 return 1;
402 }
403 }
404 /* Never went stable */
405 return 0;
406}
407
408static int hpt3x2n_pci_clock(struct pci_dev *pdev)
409{
410 unsigned long freq;
411 u32 fcnt;
Alan Cox28e21c82007-04-26 00:19:25 -0700412 unsigned long iobase = pci_resource_start(pdev, 4);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400413
Alan Cox28e21c82007-04-26 00:19:25 -0700414 fcnt = inl(iobase + 0x90); /* Not PCI readable for some chips */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400415 if ((fcnt >> 12) != 0xABCDE) {
416 printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
417 return 33; /* Not BIOS set */
418 }
419 fcnt &= 0x1FF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400420
Jeff Garzik669a5db2006-08-29 18:12:40 -0400421 freq = (fcnt * 77) / 192;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400422
Jeff Garzik669a5db2006-08-29 18:12:40 -0400423 /* Clamp to bands */
424 if (freq < 40)
425 return 33;
426 if (freq < 45)
427 return 40;
428 if (freq < 55)
429 return 50;
430 return 66;
431}
432
433/**
434 * hpt3x2n_init_one - Initialise an HPT37X/302
435 * @dev: PCI device
436 * @id: Entry in match table
437 *
438 * Initialise an HPT3x2n device. There are some interesting complications
439 * here. Firstly the chip may report 366 and be one of several variants.
440 * Secondly all the timings depend on the clock for the chip which we must
441 * detect and look up
442 *
443 * This is the known chip mappings. It may be missing a couple of later
444 * releases.
445 *
446 * Chip version PCI Rev Notes
447 * HPT372 4 (HPT366) 5 Other driver
448 * HPT372N 4 (HPT366) 6 UDMA133
449 * HPT372 5 (HPT372) 1 Other driver
450 * HPT372N 5 (HPT372) 2 UDMA133
451 * HPT302 6 (HPT302) * Other driver
452 * HPT302N 6 (HPT302) > 1 UDMA133
453 * HPT371 7 (HPT371) * Other driver
454 * HPT371N 7 (HPT371) > 1 UDMA133
455 * HPT374 8 (HPT374) * Other driver
456 * HPT372N 9 (HPT372N) * UDMA133
457 *
458 * (1) UDMA133 support depends on the bus clock
Jeff Garzik669a5db2006-08-29 18:12:40 -0400459 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400460
Jeff Garzik669a5db2006-08-29 18:12:40 -0400461static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
462{
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300463 /* HPT372N - UDMA133 */
464 static const struct ata_port_info info_hpt372n = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400465 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100466 .pio_mask = ATA_PIO4,
467 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400468 .udma_mask = ATA_UDMA6,
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300469 .port_ops = &hpt372n_port_ops
Jeff Garzik669a5db2006-08-29 18:12:40 -0400470 };
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300471 /* HPT302N and HPT371N - UDMA133 */
472 static const struct ata_port_info info_hpt3xxn = {
473 .flags = ATA_FLAG_SLAVE_POSS,
474 .pio_mask = ATA_PIO4,
475 .mwdma_mask = ATA_MWDMA2,
476 .udma_mask = ATA_UDMA6,
477 .port_ops = &hpt3xxn_port_ops
478 };
479 const struct ata_port_info *ppi[] = { &info_hpt3xxn, NULL };
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400480 u8 rev = dev->revision;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400481 u8 irqmask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400482 unsigned int pci_mhz;
483 unsigned int f_low, f_high;
484 int adjust;
Alan Cox28e21c82007-04-26 00:19:25 -0700485 unsigned long iobase = pci_resource_start(dev, 4);
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500486 void *hpriv = (void *)USE_DPLL;
Tejun Heof08048e2008-03-25 12:22:47 +0900487 int rc;
488
489 rc = pcim_enable_device(dev);
490 if (rc)
491 return rc;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400492
Jeff Garzik669a5db2006-08-29 18:12:40 -0400493 switch(dev->device) {
494 case PCI_DEVICE_ID_TTI_HPT366:
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300495 /* 372N if rev >= 6 */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400496 if (rev < 6)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400497 return -ENODEV;
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300498 goto hpt372n;
Alan Cox28e21c82007-04-26 00:19:25 -0700499 case PCI_DEVICE_ID_TTI_HPT371:
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300500 /* 371N if rev >= 2 */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400501 if (rev < 2)
Alan Cox28e21c82007-04-26 00:19:25 -0700502 return -ENODEV;
Alan Cox28e21c82007-04-26 00:19:25 -0700503 break;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400504 case PCI_DEVICE_ID_TTI_HPT372:
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300505 /* 372N if rev >= 2 */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400506 if (rev < 2)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400507 return -ENODEV;
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300508 goto hpt372n;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400509 case PCI_DEVICE_ID_TTI_HPT302:
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300510 /* 302N if rev >= 2 */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400511 if (rev < 2)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400512 return -ENODEV;
513 break;
514 case PCI_DEVICE_ID_TTI_HPT372N:
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300515hpt372n:
516 ppi[0] = &info_hpt372n;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400517 break;
518 default:
519 printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
520 return -ENODEV;
521 }
522
523 /* Ok so this is a chip we support */
524
525 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
526 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
527 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
528 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
529
530 pci_read_config_byte(dev, 0x5A, &irqmask);
531 irqmask &= ~0x10;
532 pci_write_config_byte(dev, 0x5a, irqmask);
533
Alan Cox28e21c82007-04-26 00:19:25 -0700534 /*
535 * HPT371 chips physically have only one channel, the secondary one,
536 * but the primary channel registers do exist! Go figure...
537 * So, we manually disable the non-existing channel here
538 * (if the BIOS hasn't done this already).
539 */
540 if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
541 u8 mcr1;
542 pci_read_config_byte(dev, 0x50, &mcr1);
543 mcr1 &= ~0x04;
544 pci_write_config_byte(dev, 0x50, mcr1);
545 }
546
Jeff Garzik669a5db2006-08-29 18:12:40 -0400547 /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
548 50 for UDMA100. Right now we always use 66 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400549
Jeff Garzik669a5db2006-08-29 18:12:40 -0400550 pci_mhz = hpt3x2n_pci_clock(dev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400551
Jeff Garzik669a5db2006-08-29 18:12:40 -0400552 f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
553 f_high = f_low + 2; /* Tolerance */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400554
Jeff Garzik669a5db2006-08-29 18:12:40 -0400555 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
556 /* PLL clock */
557 pci_write_config_byte(dev, 0x5B, 0x21);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400558
Jeff Garzik669a5db2006-08-29 18:12:40 -0400559 /* Unlike the 37x we don't try jiggling the frequency */
560 for(adjust = 0; adjust < 8; adjust++) {
561 if (hpt3xn_calibrate_dpll(dev))
562 break;
563 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
564 }
Alan Cox28e21c82007-04-26 00:19:25 -0700565 if (adjust == 8) {
Sergei Shtylyov80b89872007-08-10 21:02:15 +0400566 printk(KERN_ERR "pata_hpt3x2n: DPLL did not stabilize!\n");
Alan Cox28e21c82007-04-26 00:19:25 -0700567 return -ENODEV;
568 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400569
Sergei Shtylyov80b89872007-08-10 21:02:15 +0400570 printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using 66MHz DPLL.\n",
571 pci_mhz);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400572 /* Set our private data up. We only need a few flags so we use
573 it directly */
Sergei Shtylyov60661932009-12-07 23:25:52 +0400574 if (pci_mhz > 60)
Sergei Shtylyov256ace92009-12-17 01:11:27 -0500575 hpriv = (void *)(PCI66 | USE_DPLL);
Sergei Shtylyov60661932009-12-07 23:25:52 +0400576
577 /*
578 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
579 * the MISC. register to stretch the UltraDMA Tss timing.
580 * NOTE: This register is only writeable via I/O space.
581 */
582 if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
583 outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400584
Jeff Garzik669a5db2006-08-29 18:12:40 -0400585 /* Now kick off ATA set up */
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200586 return ata_pci_bmdma_init_one(dev, ppi, &hpt3x2n_sht, hpriv, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400587}
588
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400589static const struct pci_device_id hpt3x2n[] = {
590 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
Alan Cox28e21c82007-04-26 00:19:25 -0700591 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400592 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
593 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
594 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
595
596 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400597};
598
599static struct pci_driver hpt3x2n_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400600 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400601 .id_table = hpt3x2n,
602 .probe = hpt3x2n_init_one,
603 .remove = ata_pci_remove_one
604};
605
606static int __init hpt3x2n_init(void)
607{
608 return pci_register_driver(&hpt3x2n_pci_driver);
609}
610
Jeff Garzik669a5db2006-08-29 18:12:40 -0400611static void __exit hpt3x2n_exit(void)
612{
613 pci_unregister_driver(&hpt3x2n_pci_driver);
614}
615
Jeff Garzik669a5db2006-08-29 18:12:40 -0400616MODULE_AUTHOR("Alan Cox");
Sergei Shtylyov0ca646d2010-12-28 21:46:40 +0300617MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3xxN");
Jeff Garzik669a5db2006-08-29 18:12:40 -0400618MODULE_LICENSE("GPL");
619MODULE_DEVICE_TABLE(pci, hpt3x2n);
620MODULE_VERSION(DRV_VERSION);
621
622module_init(hpt3x2n_init);
623module_exit(hpt3x2n_exit);