Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 1 | /* |
| 2 | * SuperH Timer Support - MTU2 |
| 3 | * |
| 4 | * Copyright (C) 2009 Magnus Damm |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 14 | */ |
| 15 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 16 | #include <linux/clk.h> |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 17 | #include <linux/clockchips.h> |
Laurent Pinchart | 346f5e7 | 2014-03-04 14:11:47 +0100 | [diff] [blame] | 18 | #include <linux/delay.h> |
| 19 | #include <linux/err.h> |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/interrupt.h> |
| 22 | #include <linux/io.h> |
| 23 | #include <linux/ioport.h> |
| 24 | #include <linux/irq.h> |
Paul Gortmaker | 7deeab5 | 2011-07-03 13:36:22 -0400 | [diff] [blame] | 25 | #include <linux/module.h> |
Laurent Pinchart | cca8d05 | 2014-03-04 18:28:26 +0100 | [diff] [blame] | 26 | #include <linux/of.h> |
Laurent Pinchart | 346f5e7 | 2014-03-04 14:11:47 +0100 | [diff] [blame] | 27 | #include <linux/platform_device.h> |
Rafael J. Wysocki | 57d1337 | 2012-03-13 22:40:14 +0100 | [diff] [blame] | 28 | #include <linux/pm_domain.h> |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 29 | #include <linux/pm_runtime.h> |
Laurent Pinchart | 346f5e7 | 2014-03-04 14:11:47 +0100 | [diff] [blame] | 30 | #include <linux/sh_timer.h> |
| 31 | #include <linux/slab.h> |
| 32 | #include <linux/spinlock.h> |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 33 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 34 | struct sh_mtu2_device; |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 35 | |
| 36 | struct sh_mtu2_channel { |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 37 | struct sh_mtu2_device *mtu; |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 38 | unsigned int index; |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 39 | |
| 40 | void __iomem *base; |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 41 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 42 | struct clock_event_device ced; |
| 43 | }; |
| 44 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 45 | struct sh_mtu2_device { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 46 | struct platform_device *pdev; |
| 47 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 48 | void __iomem *mapbase; |
| 49 | struct clk *clk; |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 50 | |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 51 | raw_spinlock_t lock; /* Protect the shared registers */ |
| 52 | |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 53 | struct sh_mtu2_channel *channels; |
| 54 | unsigned int num_channels; |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 55 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 56 | bool has_clockevent; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 57 | }; |
| 58 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 59 | #define TSTR -1 /* shared register */ |
| 60 | #define TCR 0 /* channel register */ |
| 61 | #define TMDR 1 /* channel register */ |
| 62 | #define TIOR 2 /* channel register */ |
| 63 | #define TIER 3 /* channel register */ |
| 64 | #define TSR 4 /* channel register */ |
| 65 | #define TCNT 5 /* channel register */ |
| 66 | #define TGR 6 /* channel register */ |
| 67 | |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 68 | #define TCR_CCLR_NONE (0 << 5) |
| 69 | #define TCR_CCLR_TGRA (1 << 5) |
| 70 | #define TCR_CCLR_TGRB (2 << 5) |
| 71 | #define TCR_CCLR_SYNC (3 << 5) |
| 72 | #define TCR_CCLR_TGRC (5 << 5) |
| 73 | #define TCR_CCLR_TGRD (6 << 5) |
| 74 | #define TCR_CCLR_MASK (7 << 5) |
| 75 | #define TCR_CKEG_RISING (0 << 3) |
| 76 | #define TCR_CKEG_FALLING (1 << 3) |
| 77 | #define TCR_CKEG_BOTH (2 << 3) |
| 78 | #define TCR_CKEG_MASK (3 << 3) |
| 79 | /* Values 4 to 7 are channel-dependent */ |
| 80 | #define TCR_TPSC_P1 (0 << 0) |
| 81 | #define TCR_TPSC_P4 (1 << 0) |
| 82 | #define TCR_TPSC_P16 (2 << 0) |
| 83 | #define TCR_TPSC_P64 (3 << 0) |
| 84 | #define TCR_TPSC_CH0_TCLKA (4 << 0) |
| 85 | #define TCR_TPSC_CH0_TCLKB (5 << 0) |
| 86 | #define TCR_TPSC_CH0_TCLKC (6 << 0) |
| 87 | #define TCR_TPSC_CH0_TCLKD (7 << 0) |
| 88 | #define TCR_TPSC_CH1_TCLKA (4 << 0) |
| 89 | #define TCR_TPSC_CH1_TCLKB (5 << 0) |
| 90 | #define TCR_TPSC_CH1_P256 (6 << 0) |
| 91 | #define TCR_TPSC_CH1_TCNT2 (7 << 0) |
| 92 | #define TCR_TPSC_CH2_TCLKA (4 << 0) |
| 93 | #define TCR_TPSC_CH2_TCLKB (5 << 0) |
| 94 | #define TCR_TPSC_CH2_TCLKC (6 << 0) |
| 95 | #define TCR_TPSC_CH2_P1024 (7 << 0) |
| 96 | #define TCR_TPSC_CH34_P256 (4 << 0) |
| 97 | #define TCR_TPSC_CH34_P1024 (5 << 0) |
| 98 | #define TCR_TPSC_CH34_TCLKA (6 << 0) |
| 99 | #define TCR_TPSC_CH34_TCLKB (7 << 0) |
| 100 | #define TCR_TPSC_MASK (7 << 0) |
| 101 | |
| 102 | #define TMDR_BFE (1 << 6) |
| 103 | #define TMDR_BFB (1 << 5) |
| 104 | #define TMDR_BFA (1 << 4) |
| 105 | #define TMDR_MD_NORMAL (0 << 0) |
| 106 | #define TMDR_MD_PWM_1 (2 << 0) |
| 107 | #define TMDR_MD_PWM_2 (3 << 0) |
| 108 | #define TMDR_MD_PHASE_1 (4 << 0) |
| 109 | #define TMDR_MD_PHASE_2 (5 << 0) |
| 110 | #define TMDR_MD_PHASE_3 (6 << 0) |
| 111 | #define TMDR_MD_PHASE_4 (7 << 0) |
| 112 | #define TMDR_MD_PWM_SYNC (8 << 0) |
| 113 | #define TMDR_MD_PWM_COMP_CREST (13 << 0) |
| 114 | #define TMDR_MD_PWM_COMP_TROUGH (14 << 0) |
| 115 | #define TMDR_MD_PWM_COMP_BOTH (15 << 0) |
| 116 | #define TMDR_MD_MASK (15 << 0) |
| 117 | |
| 118 | #define TIOC_IOCH(n) ((n) << 4) |
| 119 | #define TIOC_IOCL(n) ((n) << 0) |
| 120 | #define TIOR_OC_RETAIN (0 << 0) |
| 121 | #define TIOR_OC_0_CLEAR (1 << 0) |
| 122 | #define TIOR_OC_0_SET (2 << 0) |
| 123 | #define TIOR_OC_0_TOGGLE (3 << 0) |
| 124 | #define TIOR_OC_1_CLEAR (5 << 0) |
| 125 | #define TIOR_OC_1_SET (6 << 0) |
| 126 | #define TIOR_OC_1_TOGGLE (7 << 0) |
| 127 | #define TIOR_IC_RISING (8 << 0) |
| 128 | #define TIOR_IC_FALLING (9 << 0) |
| 129 | #define TIOR_IC_BOTH (10 << 0) |
| 130 | #define TIOR_IC_TCNT (12 << 0) |
| 131 | #define TIOR_MASK (15 << 0) |
| 132 | |
| 133 | #define TIER_TTGE (1 << 7) |
| 134 | #define TIER_TTGE2 (1 << 6) |
| 135 | #define TIER_TCIEU (1 << 5) |
| 136 | #define TIER_TCIEV (1 << 4) |
| 137 | #define TIER_TGIED (1 << 3) |
| 138 | #define TIER_TGIEC (1 << 2) |
| 139 | #define TIER_TGIEB (1 << 1) |
| 140 | #define TIER_TGIEA (1 << 0) |
| 141 | |
| 142 | #define TSR_TCFD (1 << 7) |
| 143 | #define TSR_TCFU (1 << 5) |
| 144 | #define TSR_TCFV (1 << 4) |
| 145 | #define TSR_TGFD (1 << 3) |
| 146 | #define TSR_TGFC (1 << 2) |
| 147 | #define TSR_TGFB (1 << 1) |
| 148 | #define TSR_TGFA (1 << 0) |
| 149 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 150 | static unsigned long mtu2_reg_offs[] = { |
| 151 | [TCR] = 0, |
| 152 | [TMDR] = 1, |
| 153 | [TIOR] = 2, |
| 154 | [TIER] = 4, |
| 155 | [TSR] = 5, |
| 156 | [TCNT] = 6, |
| 157 | [TGR] = 8, |
| 158 | }; |
| 159 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 160 | static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 161 | { |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 162 | unsigned long offs; |
| 163 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 164 | if (reg_nr == TSTR) |
| 165 | return ioread8(ch->mtu->mapbase + 0x280); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 166 | |
| 167 | offs = mtu2_reg_offs[reg_nr]; |
| 168 | |
| 169 | if ((reg_nr == TCNT) || (reg_nr == TGR)) |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 170 | return ioread16(ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 171 | else |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 172 | return ioread8(ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 173 | } |
| 174 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 175 | static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr, |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 176 | unsigned long value) |
| 177 | { |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 178 | unsigned long offs; |
| 179 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 180 | if (reg_nr == TSTR) |
| 181 | return iowrite8(value, ch->mtu->mapbase + 0x280); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 182 | |
| 183 | offs = mtu2_reg_offs[reg_nr]; |
| 184 | |
| 185 | if ((reg_nr == TCNT) || (reg_nr == TGR)) |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 186 | iowrite16(value, ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 187 | else |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 188 | iowrite8(value, ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 191 | static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 192 | { |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 193 | unsigned long flags, value; |
| 194 | |
| 195 | /* start stop register shared by multiple timer channels */ |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 196 | raw_spin_lock_irqsave(&ch->mtu->lock, flags); |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 197 | value = sh_mtu2_read(ch, TSTR); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 198 | |
| 199 | if (start) |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 200 | value |= 1 << ch->index; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 201 | else |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 202 | value &= ~(1 << ch->index); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 203 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 204 | sh_mtu2_write(ch, TSTR, value); |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 205 | raw_spin_unlock_irqrestore(&ch->mtu->lock, flags); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 206 | } |
| 207 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 208 | static int sh_mtu2_enable(struct sh_mtu2_channel *ch) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 209 | { |
Laurent Pinchart | f92d62f5 | 2014-03-04 12:59:54 +0100 | [diff] [blame] | 210 | unsigned long periodic; |
| 211 | unsigned long rate; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 212 | int ret; |
| 213 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 214 | pm_runtime_get_sync(&ch->mtu->pdev->dev); |
| 215 | dev_pm_syscore_device(&ch->mtu->pdev->dev, true); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 216 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 217 | /* enable clock */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 218 | ret = clk_enable(ch->mtu->clk); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 219 | if (ret) { |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 220 | dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n", |
| 221 | ch->index); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 222 | return ret; |
| 223 | } |
| 224 | |
| 225 | /* make sure channel is disabled */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 226 | sh_mtu2_start_stop_ch(ch, 0); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 227 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 228 | rate = clk_get_rate(ch->mtu->clk) / 64; |
Laurent Pinchart | f92d62f5 | 2014-03-04 12:59:54 +0100 | [diff] [blame] | 229 | periodic = (rate + HZ/2) / HZ; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 230 | |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 231 | /* |
| 232 | * "Periodic Counter Operation" |
| 233 | * Clear on TGRA compare match, divide clock by 64. |
| 234 | */ |
| 235 | sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64); |
| 236 | sh_mtu2_write(ch, TIOR, TIOC_IOCH(TIOR_OC_0_CLEAR) | |
| 237 | TIOC_IOCL(TIOR_OC_0_CLEAR)); |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 238 | sh_mtu2_write(ch, TGR, periodic); |
| 239 | sh_mtu2_write(ch, TCNT, 0); |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 240 | sh_mtu2_write(ch, TMDR, TMDR_MD_NORMAL); |
| 241 | sh_mtu2_write(ch, TIER, TIER_TGIEA); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 242 | |
| 243 | /* enable channel */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 244 | sh_mtu2_start_stop_ch(ch, 1); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 245 | |
| 246 | return 0; |
| 247 | } |
| 248 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 249 | static void sh_mtu2_disable(struct sh_mtu2_channel *ch) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 250 | { |
| 251 | /* disable channel */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 252 | sh_mtu2_start_stop_ch(ch, 0); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 253 | |
| 254 | /* stop clock */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 255 | clk_disable(ch->mtu->clk); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 256 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 257 | dev_pm_syscore_device(&ch->mtu->pdev->dev, false); |
| 258 | pm_runtime_put(&ch->mtu->pdev->dev); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 259 | } |
| 260 | |
| 261 | static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id) |
| 262 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 263 | struct sh_mtu2_channel *ch = dev_id; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 264 | |
| 265 | /* acknowledge interrupt */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 266 | sh_mtu2_read(ch, TSR); |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 267 | sh_mtu2_write(ch, TSR, ~TSR_TGFA); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 268 | |
| 269 | /* notify clockevent layer */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 270 | ch->ced.event_handler(&ch->ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 271 | return IRQ_HANDLED; |
| 272 | } |
| 273 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 274 | static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 275 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 276 | return container_of(ced, struct sh_mtu2_channel, ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 279 | static int sh_mtu2_clock_event_shutdown(struct clock_event_device *ced) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 280 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 281 | struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 282 | |
Magnus Damm | fe326c5 | 2015-10-28 10:43:23 +0900 | [diff] [blame] | 283 | if (clockevent_state_periodic(ced)) |
| 284 | sh_mtu2_disable(ch); |
| 285 | |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 286 | return 0; |
| 287 | } |
| 288 | |
| 289 | static int sh_mtu2_clock_event_set_periodic(struct clock_event_device *ced) |
| 290 | { |
| 291 | struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced); |
| 292 | |
| 293 | if (clockevent_state_periodic(ced)) |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 294 | sh_mtu2_disable(ch); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 295 | |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 296 | dev_info(&ch->mtu->pdev->dev, "ch%u: used for periodic clock events\n", |
| 297 | ch->index); |
| 298 | sh_mtu2_enable(ch); |
| 299 | return 0; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 300 | } |
| 301 | |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 302 | static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced) |
| 303 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 304 | pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->mtu->pdev->dev); |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 305 | } |
| 306 | |
| 307 | static void sh_mtu2_clock_event_resume(struct clock_event_device *ced) |
| 308 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 309 | pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->mtu->pdev->dev); |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 310 | } |
| 311 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 312 | static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch, |
Laurent Pinchart | 207e21a | 2014-03-04 15:19:41 +0100 | [diff] [blame] | 313 | const char *name) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 314 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 315 | struct clock_event_device *ced = &ch->ced; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 316 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 317 | ced->name = name; |
| 318 | ced->features = CLOCK_EVT_FEAT_PERIODIC; |
Laurent Pinchart | 207e21a | 2014-03-04 15:19:41 +0100 | [diff] [blame] | 319 | ced->rating = 200; |
Laurent Pinchart | 3cc9504 | 2014-03-04 15:22:19 +0100 | [diff] [blame] | 320 | ced->cpumask = cpu_possible_mask; |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 321 | ced->set_state_shutdown = sh_mtu2_clock_event_shutdown; |
| 322 | ced->set_state_periodic = sh_mtu2_clock_event_set_periodic; |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 323 | ced->suspend = sh_mtu2_clock_event_suspend; |
| 324 | ced->resume = sh_mtu2_clock_event_resume; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 325 | |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 326 | dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n", |
| 327 | ch->index); |
Paul Mundt | da64c2a | 2010-02-25 16:37:46 +0900 | [diff] [blame] | 328 | clockevents_register_device(ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 329 | } |
| 330 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 331 | static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 332 | { |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 333 | ch->mtu->has_clockevent = true; |
| 334 | sh_mtu2_register_clockevent(ch, name); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 335 | |
| 336 | return 0; |
| 337 | } |
| 338 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 339 | static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch, unsigned int index, |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 340 | struct sh_mtu2_device *mtu) |
| 341 | { |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 342 | static const unsigned int channel_offsets[] = { |
| 343 | 0x300, 0x380, 0x000, |
| 344 | }; |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 345 | char name[6]; |
| 346 | int irq; |
| 347 | int ret; |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 348 | |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 349 | ch->mtu = mtu; |
| 350 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 351 | sprintf(name, "tgi%ua", index); |
| 352 | irq = platform_get_irq_byname(mtu->pdev, name); |
| 353 | if (irq < 0) { |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 354 | /* Skip channels with no declared interrupt. */ |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 355 | return 0; |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 356 | } |
| 357 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 358 | ret = request_irq(irq, sh_mtu2_interrupt, |
| 359 | IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING, |
| 360 | dev_name(&ch->mtu->pdev->dev), ch); |
| 361 | if (ret) { |
| 362 | dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n", |
| 363 | index, irq); |
| 364 | return ret; |
| 365 | } |
| 366 | |
| 367 | ch->base = mtu->mapbase + channel_offsets[index]; |
| 368 | ch->index = index; |
| 369 | |
| 370 | return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev)); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | static int sh_mtu2_map_memory(struct sh_mtu2_device *mtu) |
| 374 | { |
| 375 | struct resource *res; |
| 376 | |
| 377 | res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0); |
| 378 | if (!res) { |
| 379 | dev_err(&mtu->pdev->dev, "failed to get I/O memory\n"); |
| 380 | return -ENXIO; |
| 381 | } |
| 382 | |
| 383 | mtu->mapbase = ioremap_nocache(res->start, resource_size(res)); |
| 384 | if (mtu->mapbase == NULL) |
| 385 | return -ENXIO; |
| 386 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 387 | return 0; |
| 388 | } |
| 389 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 390 | static int sh_mtu2_setup(struct sh_mtu2_device *mtu, |
| 391 | struct platform_device *pdev) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 392 | { |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 393 | unsigned int i; |
Laurent Pinchart | 276bee0 | 2014-02-17 11:27:49 +0100 | [diff] [blame] | 394 | int ret; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 395 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 396 | mtu->pdev = pdev; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 397 | |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 398 | raw_spin_lock_init(&mtu->lock); |
| 399 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 400 | /* Get hold of clock. */ |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 401 | mtu->clk = clk_get(&mtu->pdev->dev, "fck"); |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 402 | if (IS_ERR(mtu->clk)) { |
| 403 | dev_err(&mtu->pdev->dev, "cannot get clock\n"); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 404 | return PTR_ERR(mtu->clk); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 405 | } |
| 406 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 407 | ret = clk_prepare(mtu->clk); |
Laurent Pinchart | a4a5fc3 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 408 | if (ret < 0) |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 409 | goto err_clk_put; |
Laurent Pinchart | a4a5fc3 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 410 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 411 | /* Map the memory resource. */ |
| 412 | ret = sh_mtu2_map_memory(mtu); |
| 413 | if (ret < 0) { |
| 414 | dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n"); |
| 415 | goto err_clk_unprepare; |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 416 | } |
| 417 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 418 | /* Allocate and setup the channels. */ |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 419 | mtu->num_channels = 3; |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 420 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 421 | mtu->channels = kzalloc(sizeof(*mtu->channels) * mtu->num_channels, |
| 422 | GFP_KERNEL); |
| 423 | if (mtu->channels == NULL) { |
| 424 | ret = -ENOMEM; |
| 425 | goto err_unmap; |
| 426 | } |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 427 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 428 | for (i = 0; i < mtu->num_channels; ++i) { |
| 429 | ret = sh_mtu2_setup_channel(&mtu->channels[i], i, mtu); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 430 | if (ret < 0) |
| 431 | goto err_unmap; |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 432 | } |
| 433 | |
| 434 | platform_set_drvdata(pdev, mtu); |
Laurent Pinchart | a4a5fc3 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 435 | |
Laurent Pinchart | bd75493 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 436 | return 0; |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 437 | |
| 438 | err_unmap: |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 439 | kfree(mtu->channels); |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 440 | iounmap(mtu->mapbase); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 441 | err_clk_unprepare: |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 442 | clk_unprepare(mtu->clk); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 443 | err_clk_put: |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 444 | clk_put(mtu->clk); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 445 | return ret; |
| 446 | } |
| 447 | |
Greg Kroah-Hartman | 1850514 | 2012-12-21 15:11:38 -0800 | [diff] [blame] | 448 | static int sh_mtu2_probe(struct platform_device *pdev) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 449 | { |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 450 | struct sh_mtu2_device *mtu = platform_get_drvdata(pdev); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 451 | int ret; |
| 452 | |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 453 | if (!is_early_platform_device(pdev)) { |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 454 | pm_runtime_set_active(&pdev->dev); |
| 455 | pm_runtime_enable(&pdev->dev); |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 456 | } |
Rafael J. Wysocki | 57d1337 | 2012-03-13 22:40:14 +0100 | [diff] [blame] | 457 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 458 | if (mtu) { |
Paul Mundt | 214a607 | 2010-03-10 16:26:25 +0900 | [diff] [blame] | 459 | dev_info(&pdev->dev, "kept as earlytimer\n"); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 460 | goto out; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 461 | } |
| 462 | |
Laurent Pinchart | 810c651 | 2014-03-04 14:10:55 +0100 | [diff] [blame] | 463 | mtu = kzalloc(sizeof(*mtu), GFP_KERNEL); |
Jingoo Han | c77a565 | 2014-05-22 14:05:07 +0200 | [diff] [blame] | 464 | if (mtu == NULL) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 465 | return -ENOMEM; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 466 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 467 | ret = sh_mtu2_setup(mtu, pdev); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 468 | if (ret) { |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 469 | kfree(mtu); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 470 | pm_runtime_idle(&pdev->dev); |
| 471 | return ret; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 472 | } |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 473 | if (is_early_platform_device(pdev)) |
| 474 | return 0; |
| 475 | |
| 476 | out: |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 477 | if (mtu->has_clockevent) |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 478 | pm_runtime_irq_safe(&pdev->dev); |
| 479 | else |
| 480 | pm_runtime_idle(&pdev->dev); |
| 481 | |
| 482 | return 0; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 483 | } |
| 484 | |
Greg Kroah-Hartman | 1850514 | 2012-12-21 15:11:38 -0800 | [diff] [blame] | 485 | static int sh_mtu2_remove(struct platform_device *pdev) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 486 | { |
| 487 | return -EBUSY; /* cannot unregister clockevent */ |
| 488 | } |
| 489 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 490 | static const struct platform_device_id sh_mtu2_id_table[] = { |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 491 | { "sh-mtu2", 0 }, |
| 492 | { }, |
| 493 | }; |
| 494 | MODULE_DEVICE_TABLE(platform, sh_mtu2_id_table); |
| 495 | |
Laurent Pinchart | cca8d05 | 2014-03-04 18:28:26 +0100 | [diff] [blame] | 496 | static const struct of_device_id sh_mtu2_of_table[] __maybe_unused = { |
| 497 | { .compatible = "renesas,mtu2" }, |
| 498 | { } |
| 499 | }; |
| 500 | MODULE_DEVICE_TABLE(of, sh_mtu2_of_table); |
| 501 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 502 | static struct platform_driver sh_mtu2_device_driver = { |
| 503 | .probe = sh_mtu2_probe, |
Greg Kroah-Hartman | 1850514 | 2012-12-21 15:11:38 -0800 | [diff] [blame] | 504 | .remove = sh_mtu2_remove, |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 505 | .driver = { |
| 506 | .name = "sh_mtu2", |
Laurent Pinchart | cca8d05 | 2014-03-04 18:28:26 +0100 | [diff] [blame] | 507 | .of_match_table = of_match_ptr(sh_mtu2_of_table), |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 508 | }, |
| 509 | .id_table = sh_mtu2_id_table, |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 510 | }; |
| 511 | |
| 512 | static int __init sh_mtu2_init(void) |
| 513 | { |
| 514 | return platform_driver_register(&sh_mtu2_device_driver); |
| 515 | } |
| 516 | |
| 517 | static void __exit sh_mtu2_exit(void) |
| 518 | { |
| 519 | platform_driver_unregister(&sh_mtu2_device_driver); |
| 520 | } |
| 521 | |
| 522 | early_platform_init("earlytimer", &sh_mtu2_device_driver); |
Simon Horman | 342896a | 2013-03-05 15:40:42 +0900 | [diff] [blame] | 523 | subsys_initcall(sh_mtu2_init); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 524 | module_exit(sh_mtu2_exit); |
| 525 | |
| 526 | MODULE_AUTHOR("Magnus Damm"); |
| 527 | MODULE_DESCRIPTION("SuperH MTU2 Timer Driver"); |
| 528 | MODULE_LICENSE("GPL v2"); |