Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 1 | #include <dt-bindings/clock/tegra20-car.h> |
Stephen Warren | 3325f1b | 2013-02-12 17:25:15 -0700 | [diff] [blame] | 2 | #include <dt-bindings/gpio/tegra-gpio.h> |
Laxman Dewangan | ba4104e | 2013-12-05 16:14:08 +0530 | [diff] [blame] | 3 | #include <dt-bindings/pinctrl/pinctrl-tegra.h> |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 4 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Stephen Warren | 3325f1b | 2013-02-12 17:25:15 -0700 | [diff] [blame] | 5 | |
Stephen Warren | 1bd0bd4 | 2012-10-17 16:38:21 -0600 | [diff] [blame] | 6 | #include "skeleton.dtsi" |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 7 | |
| 8 | / { |
| 9 | compatible = "nvidia,tegra20"; |
Marc Zyngier | 870c81a | 2015-03-11 15:43:01 +0000 | [diff] [blame] | 10 | interrupt-parent = <&lic>; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 11 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 12 | host1x@50000000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 13 | compatible = "nvidia,tegra20-host1x", "simple-bus"; |
| 14 | reg = <0x50000000 0x00024000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 15 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ |
| 16 | <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 17 | clocks = <&tegra_car TEGRA20_CLK_HOST1X>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 18 | resets = <&tegra_car 28>; |
| 19 | reset-names = "host1x"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 20 | |
| 21 | #address-cells = <1>; |
| 22 | #size-cells = <1>; |
| 23 | |
| 24 | ranges = <0x54000000 0x54000000 0x04000000>; |
| 25 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 26 | mpe@54040000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 27 | compatible = "nvidia,tegra20-mpe"; |
| 28 | reg = <0x54040000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 29 | interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 30 | clocks = <&tegra_car TEGRA20_CLK_MPE>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 31 | resets = <&tegra_car 60>; |
| 32 | reset-names = "mpe"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 33 | }; |
| 34 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 35 | vi@54080000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 36 | compatible = "nvidia,tegra20-vi"; |
| 37 | reg = <0x54080000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 38 | interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 39 | clocks = <&tegra_car TEGRA20_CLK_VI>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 40 | resets = <&tegra_car 20>; |
| 41 | reset-names = "vi"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 42 | }; |
| 43 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 44 | epp@540c0000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 45 | compatible = "nvidia,tegra20-epp"; |
| 46 | reg = <0x540c0000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 47 | interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 48 | clocks = <&tegra_car TEGRA20_CLK_EPP>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 49 | resets = <&tegra_car 19>; |
| 50 | reset-names = "epp"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 51 | }; |
| 52 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 53 | isp@54100000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 54 | compatible = "nvidia,tegra20-isp"; |
| 55 | reg = <0x54100000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 56 | interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 57 | clocks = <&tegra_car TEGRA20_CLK_ISP>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 58 | resets = <&tegra_car 23>; |
| 59 | reset-names = "isp"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 60 | }; |
| 61 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 62 | gr2d@54140000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 63 | compatible = "nvidia,tegra20-gr2d"; |
| 64 | reg = <0x54140000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 65 | interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 66 | clocks = <&tegra_car TEGRA20_CLK_GR2D>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 67 | resets = <&tegra_car 21>; |
| 68 | reset-names = "2d"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 69 | }; |
| 70 | |
Dmitry Osipenko | de47699 | 2014-12-12 18:19:19 +0300 | [diff] [blame] | 71 | gr3d@54180000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 72 | compatible = "nvidia,tegra20-gr3d"; |
Dmitry Osipenko | de47699 | 2014-12-12 18:19:19 +0300 | [diff] [blame] | 73 | reg = <0x54180000 0x00040000>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 74 | clocks = <&tegra_car TEGRA20_CLK_GR3D>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 75 | resets = <&tegra_car 24>; |
| 76 | reset-names = "3d"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 77 | }; |
| 78 | |
| 79 | dc@54200000 { |
| 80 | compatible = "nvidia,tegra20-dc"; |
| 81 | reg = <0x54200000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 82 | interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 83 | clocks = <&tegra_car TEGRA20_CLK_DISP1>, |
| 84 | <&tegra_car TEGRA20_CLK_PLL_P>; |
Stephen Warren | d8f6479 | 2013-11-06 14:00:25 -0700 | [diff] [blame] | 85 | clock-names = "dc", "parent"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 86 | resets = <&tegra_car 27>; |
| 87 | reset-names = "dc"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 88 | |
Thierry Reding | 688b56b | 2014-02-18 23:03:31 +0100 | [diff] [blame] | 89 | nvidia,head = <0>; |
| 90 | |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 91 | rgb { |
| 92 | status = "disabled"; |
| 93 | }; |
| 94 | }; |
| 95 | |
| 96 | dc@54240000 { |
| 97 | compatible = "nvidia,tegra20-dc"; |
| 98 | reg = <0x54240000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 99 | interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 100 | clocks = <&tegra_car TEGRA20_CLK_DISP2>, |
| 101 | <&tegra_car TEGRA20_CLK_PLL_P>; |
Stephen Warren | d8f6479 | 2013-11-06 14:00:25 -0700 | [diff] [blame] | 102 | clock-names = "dc", "parent"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 103 | resets = <&tegra_car 26>; |
| 104 | reset-names = "dc"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 105 | |
Thierry Reding | 688b56b | 2014-02-18 23:03:31 +0100 | [diff] [blame] | 106 | nvidia,head = <1>; |
| 107 | |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 108 | rgb { |
| 109 | status = "disabled"; |
| 110 | }; |
| 111 | }; |
| 112 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 113 | hdmi@54280000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 114 | compatible = "nvidia,tegra20-hdmi"; |
| 115 | reg = <0x54280000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 116 | interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 117 | clocks = <&tegra_car TEGRA20_CLK_HDMI>, |
| 118 | <&tegra_car TEGRA20_CLK_PLL_D_OUT0>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 119 | clock-names = "hdmi", "parent"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 120 | resets = <&tegra_car 51>; |
| 121 | reset-names = "hdmi"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 122 | status = "disabled"; |
| 123 | }; |
| 124 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 125 | tvo@542c0000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 126 | compatible = "nvidia,tegra20-tvo"; |
| 127 | reg = <0x542c0000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 128 | interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 129 | clocks = <&tegra_car TEGRA20_CLK_TVO>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 130 | status = "disabled"; |
| 131 | }; |
| 132 | |
Dmitry Osipenko | de47699 | 2014-12-12 18:19:19 +0300 | [diff] [blame] | 133 | dsi@54300000 { |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 134 | compatible = "nvidia,tegra20-dsi"; |
Dmitry Osipenko | de47699 | 2014-12-12 18:19:19 +0300 | [diff] [blame] | 135 | reg = <0x54300000 0x00040000>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 136 | clocks = <&tegra_car TEGRA20_CLK_DSI>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 137 | resets = <&tegra_car 48>; |
| 138 | reset-names = "dsi"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 139 | status = "disabled"; |
| 140 | }; |
| 141 | }; |
| 142 | |
Thierry Reding | 2cda188 | 2015-01-08 13:24:33 +0100 | [diff] [blame] | 143 | timer@50040600 { |
Stephen Warren | 73368ba | 2012-09-19 14:17:24 -0600 | [diff] [blame] | 144 | compatible = "arm,cortex-a9-twd-timer"; |
Marc Zyngier | 870c81a | 2015-03-11 15:43:01 +0000 | [diff] [blame] | 145 | interrupt-parent = <&intc>; |
Stephen Warren | 73368ba | 2012-09-19 14:17:24 -0600 | [diff] [blame] | 146 | reg = <0x50040600 0x20>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 147 | interrupts = <GIC_PPI 13 |
| 148 | (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 149 | clocks = <&tegra_car TEGRA20_CLK_TWD>; |
Stephen Warren | 73368ba | 2012-09-19 14:17:24 -0600 | [diff] [blame] | 150 | }; |
| 151 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 152 | intc: interrupt-controller@50041000 { |
pdeschrijver@nvidia.com | 0d4f747 | 2011-11-29 18:29:19 -0700 | [diff] [blame] | 153 | compatible = "arm,cortex-a9-gic"; |
Stephen Warren | 5ff4888 | 2012-05-11 16:26:03 -0600 | [diff] [blame] | 154 | reg = <0x50041000 0x1000 |
| 155 | 0x50040100 0x0100>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 156 | interrupt-controller; |
| 157 | #interrupt-cells = <3>; |
Marc Zyngier | 870c81a | 2015-03-11 15:43:01 +0000 | [diff] [blame] | 158 | interrupt-parent = <&intc>; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 159 | }; |
| 160 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 161 | cache-controller@50043000 { |
Stephen Warren | bb2c1de | 2013-01-14 10:09:16 -0700 | [diff] [blame] | 162 | compatible = "arm,pl310-cache"; |
| 163 | reg = <0x50043000 0x1000>; |
| 164 | arm,data-latency = <5 5 2>; |
| 165 | arm,tag-latency = <4 4 2>; |
| 166 | cache-unified; |
| 167 | cache-level = <2>; |
| 168 | }; |
| 169 | |
Marc Zyngier | 870c81a | 2015-03-11 15:43:01 +0000 | [diff] [blame] | 170 | lic: interrupt-controller@60004000 { |
| 171 | compatible = "nvidia,tegra20-ictlr"; |
| 172 | reg = <0x60004000 0x100>, |
| 173 | <0x60004100 0x50>, |
| 174 | <0x60004200 0x50>, |
| 175 | <0x60004300 0x50>; |
| 176 | interrupt-controller; |
| 177 | #interrupt-cells = <3>; |
| 178 | interrupt-parent = <&intc>; |
| 179 | }; |
| 180 | |
Stephen Warren | 2f2b7fb | 2012-09-19 12:02:31 -0600 | [diff] [blame] | 181 | timer@60005000 { |
| 182 | compatible = "nvidia,tegra20-timer"; |
| 183 | reg = <0x60005000 0x60>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 184 | interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, |
| 185 | <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, |
| 186 | <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, |
| 187 | <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 188 | clocks = <&tegra_car TEGRA20_CLK_TIMER>; |
Stephen Warren | 2f2b7fb | 2012-09-19 12:02:31 -0600 | [diff] [blame] | 189 | }; |
| 190 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 191 | tegra_car: clock@60006000 { |
Stephen Warren | 270f8ce | 2013-01-11 13:16:22 +0530 | [diff] [blame] | 192 | compatible = "nvidia,tegra20-car"; |
| 193 | reg = <0x60006000 0x1000>; |
| 194 | #clock-cells = <1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 195 | #reset-cells = <1>; |
Stephen Warren | 270f8ce | 2013-01-11 13:16:22 +0530 | [diff] [blame] | 196 | }; |
| 197 | |
Thierry Reding | b102313 | 2014-08-26 08:14:03 +0200 | [diff] [blame] | 198 | flow-controller@60007000 { |
| 199 | compatible = "nvidia,tegra20-flowctrl"; |
| 200 | reg = <0x60007000 0x1000>; |
| 201 | }; |
| 202 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 203 | apbdma: dma@6000a000 { |
Stephen Warren | 8051b75 | 2012-01-11 16:09:54 -0700 | [diff] [blame] | 204 | compatible = "nvidia,tegra20-apbdma"; |
| 205 | reg = <0x6000a000 0x1200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 206 | interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, |
| 207 | <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, |
| 208 | <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, |
| 209 | <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, |
| 210 | <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, |
| 211 | <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, |
| 212 | <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, |
| 213 | <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, |
| 214 | <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, |
| 215 | <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, |
| 216 | <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, |
| 217 | <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, |
| 218 | <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, |
| 219 | <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, |
| 220 | <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, |
| 221 | <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 222 | clocks = <&tegra_car TEGRA20_CLK_APBDMA>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 223 | resets = <&tegra_car 34>; |
| 224 | reset-names = "dma"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 225 | #dma-cells = <1>; |
Stephen Warren | 8051b75 | 2012-01-11 16:09:54 -0700 | [diff] [blame] | 226 | }; |
| 227 | |
Nicolas Chauvet | 0d5ccb3 | 2015-08-08 15:58:12 +0200 | [diff] [blame^] | 228 | ahb@6000c000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 229 | compatible = "nvidia,tegra20-ahb"; |
Nicolas Chauvet | 0d5ccb3 | 2015-08-08 15:58:12 +0200 | [diff] [blame^] | 230 | reg = <0x6000c000 0x110>; /* AHB Arbitration + Gizmo Controller */ |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 231 | }; |
| 232 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 233 | gpio: gpio@6000d000 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 234 | compatible = "nvidia,tegra20-gpio"; |
Stephen Warren | 95decf8 | 2012-05-11 16:11:38 -0600 | [diff] [blame] | 235 | reg = <0x6000d000 0x1000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 236 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, |
| 237 | <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, |
| 238 | <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, |
| 239 | <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, |
| 240 | <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, |
| 241 | <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, |
| 242 | <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 243 | #gpio-cells = <2>; |
| 244 | gpio-controller; |
Stephen Warren | 6f74dc9 | 2012-01-04 08:39:37 +0000 | [diff] [blame] | 245 | #interrupt-cells = <2>; |
| 246 | interrupt-controller; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 247 | }; |
| 248 | |
Peter De Schrijver | 155dfc7 | 2014-06-12 18:36:38 +0300 | [diff] [blame] | 249 | apbmisc@70000800 { |
| 250 | compatible = "nvidia,tegra20-apbmisc"; |
| 251 | reg = <0x70000800 0x64 /* Chip revision */ |
| 252 | 0x70000008 0x04>; /* Strapping options */ |
| 253 | }; |
| 254 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 255 | pinmux: pinmux@70000014 { |
Stephen Warren | f62f548 | 2011-10-11 16:16:13 -0600 | [diff] [blame] | 256 | compatible = "nvidia,tegra20-pinmux"; |
Stephen Warren | 95decf8 | 2012-05-11 16:11:38 -0600 | [diff] [blame] | 257 | reg = <0x70000014 0x10 /* Tri-state registers */ |
| 258 | 0x70000080 0x20 /* Mux registers */ |
| 259 | 0x700000a0 0x14 /* Pull-up/down registers */ |
| 260 | 0x70000868 0xa8>; /* Pad control registers */ |
Stephen Warren | f62f548 | 2011-10-11 16:16:13 -0600 | [diff] [blame] | 261 | }; |
| 262 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 263 | das@70000c00 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 264 | compatible = "nvidia,tegra20-das"; |
| 265 | reg = <0x70000c00 0x80>; |
| 266 | }; |
Stephen Warren | fc5c306 | 2013-03-06 11:28:32 -0700 | [diff] [blame] | 267 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 268 | tegra_ac97: ac97@70002000 { |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 269 | compatible = "nvidia,tegra20-ac97"; |
| 270 | reg = <0x70002000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 271 | interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 272 | clocks = <&tegra_car TEGRA20_CLK_AC97>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 273 | resets = <&tegra_car 3>; |
| 274 | reset-names = "ac97"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 275 | dmas = <&apbdma 12>, <&apbdma 12>; |
| 276 | dma-names = "rx", "tx"; |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 277 | status = "disabled"; |
| 278 | }; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 279 | |
| 280 | tegra_i2s1: i2s@70002800 { |
| 281 | compatible = "nvidia,tegra20-i2s"; |
| 282 | reg = <0x70002800 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 283 | interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 284 | clocks = <&tegra_car TEGRA20_CLK_I2S1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 285 | resets = <&tegra_car 11>; |
| 286 | reset-names = "i2s"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 287 | dmas = <&apbdma 2>, <&apbdma 2>; |
| 288 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 289 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 290 | }; |
| 291 | |
| 292 | tegra_i2s2: i2s@70002a00 { |
| 293 | compatible = "nvidia,tegra20-i2s"; |
| 294 | reg = <0x70002a00 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 295 | interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 296 | clocks = <&tegra_car TEGRA20_CLK_I2S2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 297 | resets = <&tegra_car 18>; |
| 298 | reset-names = "i2s"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 299 | dmas = <&apbdma 1>, <&apbdma 1>; |
| 300 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 301 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 302 | }; |
| 303 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 304 | /* |
| 305 | * There are two serial driver i.e. 8250 based simple serial |
| 306 | * driver and APB DMA based serial driver for higher baudrate |
| 307 | * and performace. To enable the 8250 based driver, the compatible |
| 308 | * is "nvidia,tegra20-uart" and to enable the APB DMA based serial |
| 309 | * driver, the comptible is "nvidia,tegra20-hsuart". |
| 310 | */ |
| 311 | uarta: serial@70006000 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 312 | compatible = "nvidia,tegra20-uart"; |
| 313 | reg = <0x70006000 0x40>; |
| 314 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 315 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 316 | clocks = <&tegra_car TEGRA20_CLK_UARTA>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 317 | resets = <&tegra_car 6>; |
| 318 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 319 | dmas = <&apbdma 8>, <&apbdma 8>; |
| 320 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 321 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 322 | }; |
| 323 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 324 | uartb: serial@70006040 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 325 | compatible = "nvidia,tegra20-uart"; |
| 326 | reg = <0x70006040 0x40>; |
| 327 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 328 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 329 | clocks = <&tegra_car TEGRA20_CLK_UARTB>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 330 | resets = <&tegra_car 7>; |
| 331 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 332 | dmas = <&apbdma 9>, <&apbdma 9>; |
| 333 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 334 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 335 | }; |
| 336 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 337 | uartc: serial@70006200 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 338 | compatible = "nvidia,tegra20-uart"; |
| 339 | reg = <0x70006200 0x100>; |
| 340 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 341 | interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 342 | clocks = <&tegra_car TEGRA20_CLK_UARTC>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 343 | resets = <&tegra_car 55>; |
| 344 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 345 | dmas = <&apbdma 10>, <&apbdma 10>; |
| 346 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 347 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 348 | }; |
| 349 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 350 | uartd: serial@70006300 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 351 | compatible = "nvidia,tegra20-uart"; |
| 352 | reg = <0x70006300 0x100>; |
| 353 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 354 | interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 355 | clocks = <&tegra_car TEGRA20_CLK_UARTD>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 356 | resets = <&tegra_car 65>; |
| 357 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 358 | dmas = <&apbdma 19>, <&apbdma 19>; |
| 359 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 360 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 361 | }; |
| 362 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 363 | uarte: serial@70006400 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 364 | compatible = "nvidia,tegra20-uart"; |
| 365 | reg = <0x70006400 0x100>; |
| 366 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 367 | interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 368 | clocks = <&tegra_car TEGRA20_CLK_UARTE>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 369 | resets = <&tegra_car 66>; |
| 370 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 371 | dmas = <&apbdma 20>, <&apbdma 20>; |
| 372 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 373 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 374 | }; |
| 375 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 376 | pwm: pwm@7000a000 { |
Thierry Reding | 140fd97 | 2011-12-21 08:04:13 +0100 | [diff] [blame] | 377 | compatible = "nvidia,tegra20-pwm"; |
| 378 | reg = <0x7000a000 0x100>; |
| 379 | #pwm-cells = <2>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 380 | clocks = <&tegra_car TEGRA20_CLK_PWM>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 381 | resets = <&tegra_car 17>; |
| 382 | reset-names = "pwm"; |
Andrew Chew | b69cd98 | 2013-03-12 16:40:51 -0700 | [diff] [blame] | 383 | status = "disabled"; |
Thierry Reding | 140fd97 | 2011-12-21 08:04:13 +0100 | [diff] [blame] | 384 | }; |
| 385 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 386 | rtc@7000e000 { |
Stephen Warren | 380e04a | 2012-09-19 12:13:16 -0600 | [diff] [blame] | 387 | compatible = "nvidia,tegra20-rtc"; |
| 388 | reg = <0x7000e000 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 389 | interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 390 | clocks = <&tegra_car TEGRA20_CLK_RTC>; |
Stephen Warren | 380e04a | 2012-09-19 12:13:16 -0600 | [diff] [blame] | 391 | }; |
| 392 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 393 | i2c@7000c000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 394 | compatible = "nvidia,tegra20-i2c"; |
| 395 | reg = <0x7000c000 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 396 | interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 397 | #address-cells = <1>; |
| 398 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 399 | clocks = <&tegra_car TEGRA20_CLK_I2C1>, |
| 400 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 401 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 402 | resets = <&tegra_car 12>; |
| 403 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 404 | dmas = <&apbdma 21>, <&apbdma 21>; |
| 405 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 406 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 407 | }; |
| 408 | |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 409 | spi@7000c380 { |
| 410 | compatible = "nvidia,tegra20-sflash"; |
| 411 | reg = <0x7000c380 0x80>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 412 | interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 413 | #address-cells = <1>; |
| 414 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 415 | clocks = <&tegra_car TEGRA20_CLK_SPI>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 416 | resets = <&tegra_car 43>; |
| 417 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 418 | dmas = <&apbdma 11>, <&apbdma 11>; |
| 419 | dma-names = "rx", "tx"; |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 420 | status = "disabled"; |
| 421 | }; |
| 422 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 423 | i2c@7000c400 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 424 | compatible = "nvidia,tegra20-i2c"; |
| 425 | reg = <0x7000c400 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 426 | interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 427 | #address-cells = <1>; |
| 428 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 429 | clocks = <&tegra_car TEGRA20_CLK_I2C2>, |
| 430 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 431 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 432 | resets = <&tegra_car 54>; |
| 433 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 434 | dmas = <&apbdma 22>, <&apbdma 22>; |
| 435 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 436 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 437 | }; |
| 438 | |
| 439 | i2c@7000c500 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 440 | compatible = "nvidia,tegra20-i2c"; |
| 441 | reg = <0x7000c500 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 442 | interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 443 | #address-cells = <1>; |
| 444 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 445 | clocks = <&tegra_car TEGRA20_CLK_I2C3>, |
| 446 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 447 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 448 | resets = <&tegra_car 67>; |
| 449 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 450 | dmas = <&apbdma 23>, <&apbdma 23>; |
| 451 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 452 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 453 | }; |
| 454 | |
| 455 | i2c@7000d000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 456 | compatible = "nvidia,tegra20-i2c-dvc"; |
| 457 | reg = <0x7000d000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 458 | interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 459 | #address-cells = <1>; |
| 460 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 461 | clocks = <&tegra_car TEGRA20_CLK_DVC>, |
| 462 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 463 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 464 | resets = <&tegra_car 47>; |
| 465 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 466 | dmas = <&apbdma 24>, <&apbdma 24>; |
| 467 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 468 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 469 | }; |
| 470 | |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 471 | spi@7000d400 { |
| 472 | compatible = "nvidia,tegra20-slink"; |
| 473 | reg = <0x7000d400 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 474 | interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 475 | #address-cells = <1>; |
| 476 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 477 | clocks = <&tegra_car TEGRA20_CLK_SBC1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 478 | resets = <&tegra_car 41>; |
| 479 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 480 | dmas = <&apbdma 15>, <&apbdma 15>; |
| 481 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 482 | status = "disabled"; |
| 483 | }; |
| 484 | |
| 485 | spi@7000d600 { |
| 486 | compatible = "nvidia,tegra20-slink"; |
| 487 | reg = <0x7000d600 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 488 | interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 489 | #address-cells = <1>; |
| 490 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 491 | clocks = <&tegra_car TEGRA20_CLK_SBC2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 492 | resets = <&tegra_car 44>; |
| 493 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 494 | dmas = <&apbdma 16>, <&apbdma 16>; |
| 495 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 496 | status = "disabled"; |
| 497 | }; |
| 498 | |
| 499 | spi@7000d800 { |
| 500 | compatible = "nvidia,tegra20-slink"; |
Laxman Dewangan | 57471c8 | 2013-03-22 12:35:06 -0600 | [diff] [blame] | 501 | reg = <0x7000d800 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 502 | interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 503 | #address-cells = <1>; |
| 504 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 505 | clocks = <&tegra_car TEGRA20_CLK_SBC3>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 506 | resets = <&tegra_car 46>; |
| 507 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 508 | dmas = <&apbdma 17>, <&apbdma 17>; |
| 509 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 510 | status = "disabled"; |
| 511 | }; |
| 512 | |
| 513 | spi@7000da00 { |
| 514 | compatible = "nvidia,tegra20-slink"; |
| 515 | reg = <0x7000da00 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 516 | interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 517 | #address-cells = <1>; |
| 518 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 519 | clocks = <&tegra_car TEGRA20_CLK_SBC4>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 520 | resets = <&tegra_car 68>; |
| 521 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame] | 522 | dmas = <&apbdma 18>, <&apbdma 18>; |
| 523 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 524 | status = "disabled"; |
| 525 | }; |
| 526 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 527 | kbc@7000e200 { |
Laxman Dewangan | 699ed4b | 2013-01-11 19:03:03 +0530 | [diff] [blame] | 528 | compatible = "nvidia,tegra20-kbc"; |
| 529 | reg = <0x7000e200 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 530 | interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 531 | clocks = <&tegra_car TEGRA20_CLK_KBC>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 532 | resets = <&tegra_car 36>; |
| 533 | reset-names = "kbc"; |
Laxman Dewangan | 699ed4b | 2013-01-11 19:03:03 +0530 | [diff] [blame] | 534 | status = "disabled"; |
| 535 | }; |
| 536 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 537 | pmc@7000e400 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 538 | compatible = "nvidia,tegra20-pmc"; |
| 539 | reg = <0x7000e400 0x400>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 540 | clocks = <&tegra_car TEGRA20_CLK_PCLK>, <&clk32k_in>; |
Joseph Lo | 7021d12 | 2013-04-03 19:31:27 +0800 | [diff] [blame] | 541 | clock-names = "pclk", "clk32k_in"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 542 | }; |
| 543 | |
Stephen Warren | bbfc33b | 2012-10-02 13:10:47 -0600 | [diff] [blame] | 544 | memory-controller@7000f000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 545 | compatible = "nvidia,tegra20-mc"; |
| 546 | reg = <0x7000f000 0x024 |
| 547 | 0x7000f03c 0x3c4>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 548 | interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 549 | }; |
| 550 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 551 | iommu@7000f024 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 552 | compatible = "nvidia,tegra20-gart"; |
| 553 | reg = <0x7000f024 0x00000018 /* controller registers */ |
| 554 | 0x58000000 0x02000000>; /* GART aperture */ |
| 555 | }; |
| 556 | |
Stephen Warren | bbfc33b | 2012-10-02 13:10:47 -0600 | [diff] [blame] | 557 | memory-controller@7000f400 { |
Olof Johansson | 0c6700a | 2011-10-13 02:14:55 -0700 | [diff] [blame] | 558 | compatible = "nvidia,tegra20-emc"; |
| 559 | reg = <0x7000f400 0x200>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 560 | #address-cells = <1>; |
| 561 | #size-cells = <0>; |
Olof Johansson | 0c6700a | 2011-10-13 02:14:55 -0700 | [diff] [blame] | 562 | }; |
| 563 | |
Peter De Schrijver | 155dfc7 | 2014-06-12 18:36:38 +0300 | [diff] [blame] | 564 | fuse@7000f800 { |
| 565 | compatible = "nvidia,tegra20-efuse"; |
Thierry Reding | 5431b0f | 2015-04-29 13:53:21 +0200 | [diff] [blame] | 566 | reg = <0x7000f800 0x400>; |
Peter De Schrijver | 155dfc7 | 2014-06-12 18:36:38 +0300 | [diff] [blame] | 567 | clocks = <&tegra_car TEGRA20_CLK_FUSE>; |
| 568 | clock-names = "fuse"; |
| 569 | resets = <&tegra_car 39>; |
| 570 | reset-names = "fuse"; |
| 571 | }; |
| 572 | |
Stephen Warren | 58ecb23 | 2013-11-25 17:53:16 -0700 | [diff] [blame] | 573 | pcie-controller@80003000 { |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 574 | compatible = "nvidia,tegra20-pcie"; |
| 575 | device_type = "pci"; |
| 576 | reg = <0x80003000 0x00000800 /* PADS registers */ |
| 577 | 0x80003800 0x00000200 /* AFI registers */ |
| 578 | 0x90000000 0x10000000>; /* configuration space */ |
| 579 | reg-names = "pads", "afi", "cs"; |
| 580 | interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */ |
| 581 | GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */ |
| 582 | interrupt-names = "intr", "msi"; |
| 583 | |
Lucas Stach | 97070bd | 2014-03-05 14:25:46 +0100 | [diff] [blame] | 584 | #interrupt-cells = <1>; |
| 585 | interrupt-map-mask = <0 0 0 0>; |
| 586 | interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; |
| 587 | |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 588 | bus-range = <0x00 0xff>; |
| 589 | #address-cells = <3>; |
| 590 | #size-cells = <2>; |
| 591 | |
| 592 | ranges = <0x82000000 0 0x80000000 0x80000000 0 0x00001000 /* port 0 registers */ |
| 593 | 0x82000000 0 0x80001000 0x80001000 0 0x00001000 /* port 1 registers */ |
| 594 | 0x81000000 0 0 0x82000000 0 0x00010000 /* downstream I/O */ |
Jay Agarwal | d7283c1 | 2013-08-09 16:49:31 +0200 | [diff] [blame] | 595 | 0x82000000 0 0xa0000000 0xa0000000 0 0x08000000 /* non-prefetchable memory */ |
| 596 | 0xc2000000 0 0xa8000000 0xa8000000 0 0x18000000>; /* prefetchable memory */ |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 597 | |
| 598 | clocks = <&tegra_car TEGRA20_CLK_PEX>, |
| 599 | <&tegra_car TEGRA20_CLK_AFI>, |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 600 | <&tegra_car TEGRA20_CLK_PLL_E>; |
Stephen Warren | 2bd541f | 2013-11-07 10:59:42 -0700 | [diff] [blame] | 601 | clock-names = "pex", "afi", "pll_e"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 602 | resets = <&tegra_car 70>, |
| 603 | <&tegra_car 72>, |
| 604 | <&tegra_car 74>; |
| 605 | reset-names = "pex", "afi", "pcie_x"; |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 606 | status = "disabled"; |
| 607 | |
| 608 | pci@1,0 { |
| 609 | device_type = "pci"; |
| 610 | assigned-addresses = <0x82000800 0 0x80000000 0 0x1000>; |
| 611 | reg = <0x000800 0 0 0 0>; |
| 612 | status = "disabled"; |
| 613 | |
| 614 | #address-cells = <3>; |
| 615 | #size-cells = <2>; |
| 616 | ranges; |
| 617 | |
| 618 | nvidia,num-lanes = <2>; |
| 619 | }; |
| 620 | |
| 621 | pci@2,0 { |
| 622 | device_type = "pci"; |
| 623 | assigned-addresses = <0x82001000 0 0x80001000 0 0x1000>; |
| 624 | reg = <0x001000 0 0 0 0>; |
| 625 | status = "disabled"; |
| 626 | |
| 627 | #address-cells = <3>; |
| 628 | #size-cells = <2>; |
| 629 | ranges; |
| 630 | |
| 631 | nvidia,num-lanes = <2>; |
| 632 | }; |
| 633 | }; |
| 634 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 635 | usb@c5000000 { |
| 636 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 637 | reg = <0xc5000000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 638 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 639 | phy_type = "utmi"; |
| 640 | nvidia,has-legacy-mode; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 641 | clocks = <&tegra_car TEGRA20_CLK_USBD>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 642 | resets = <&tegra_car 22>; |
| 643 | reset-names = "usb"; |
Venu Byravarasu | b4e0747 | 2012-12-13 20:59:07 +0000 | [diff] [blame] | 644 | nvidia,needs-double-reset; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 645 | nvidia,phy = <&phy1>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 646 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 647 | }; |
| 648 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 649 | phy1: usb-phy@c5000000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 650 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 651 | reg = <0xc5000000 0x4000 0xc5000000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 652 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 653 | clocks = <&tegra_car TEGRA20_CLK_USBD>, |
| 654 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 655 | <&tegra_car TEGRA20_CLK_CLK_M>, |
| 656 | <&tegra_car TEGRA20_CLK_USBD>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 657 | clock-names = "reg", "pll_u", "timer", "utmi-pads"; |
Tuomas Tynkkynen | 308efde | 2014-07-04 04:09:37 +0300 | [diff] [blame] | 658 | resets = <&tegra_car 22>, <&tegra_car 22>; |
| 659 | reset-names = "usb", "utmi-pads"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 660 | nvidia,has-legacy-mode; |
Mikko Perttunen | c49667e | 2013-07-17 09:31:00 +0300 | [diff] [blame] | 661 | nvidia,hssync-start-delay = <9>; |
| 662 | nvidia,idle-wait-delay = <17>; |
| 663 | nvidia,elastic-limit = <16>; |
| 664 | nvidia,term-range-adj = <6>; |
| 665 | nvidia,xcvr-setup = <9>; |
| 666 | nvidia,xcvr-lsfslew = <1>; |
| 667 | nvidia,xcvr-lsrslew = <1>; |
Tuomas Tynkkynen | 308efde | 2014-07-04 04:09:37 +0300 | [diff] [blame] | 668 | nvidia,has-utmi-pad-registers; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 669 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 670 | }; |
| 671 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 672 | usb@c5004000 { |
| 673 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 674 | reg = <0xc5004000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 675 | interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 676 | phy_type = "ulpi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 677 | clocks = <&tegra_car TEGRA20_CLK_USB2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 678 | resets = <&tegra_car 58>; |
| 679 | reset-names = "usb"; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 680 | nvidia,phy = <&phy2>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 681 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 682 | }; |
| 683 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 684 | phy2: usb-phy@c5004000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 685 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 686 | reg = <0xc5004000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 687 | phy_type = "ulpi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 688 | clocks = <&tegra_car TEGRA20_CLK_USB2>, |
| 689 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 690 | <&tegra_car TEGRA20_CLK_CDEV2>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 691 | clock-names = "reg", "pll_u", "ulpi-link"; |
Tuomas Tynkkynen | 308efde | 2014-07-04 04:09:37 +0300 | [diff] [blame] | 692 | resets = <&tegra_car 58>, <&tegra_car 22>; |
| 693 | reset-names = "usb", "utmi-pads"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 694 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 695 | }; |
| 696 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 697 | usb@c5008000 { |
| 698 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 699 | reg = <0xc5008000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 700 | interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 701 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 702 | clocks = <&tegra_car TEGRA20_CLK_USB3>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 703 | resets = <&tegra_car 59>; |
| 704 | reset-names = "usb"; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 705 | nvidia,phy = <&phy3>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 706 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 707 | }; |
| 708 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 709 | phy3: usb-phy@c5008000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 710 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 711 | reg = <0xc5008000 0x4000 0xc5000000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 712 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 713 | clocks = <&tegra_car TEGRA20_CLK_USB3>, |
| 714 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 715 | <&tegra_car TEGRA20_CLK_CLK_M>, |
| 716 | <&tegra_car TEGRA20_CLK_USBD>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 717 | clock-names = "reg", "pll_u", "timer", "utmi-pads"; |
Tuomas Tynkkynen | 308efde | 2014-07-04 04:09:37 +0300 | [diff] [blame] | 718 | resets = <&tegra_car 59>, <&tegra_car 22>; |
| 719 | reset-names = "usb", "utmi-pads"; |
Mikko Perttunen | c49667e | 2013-07-17 09:31:00 +0300 | [diff] [blame] | 720 | nvidia,hssync-start-delay = <9>; |
| 721 | nvidia,idle-wait-delay = <17>; |
| 722 | nvidia,elastic-limit = <16>; |
| 723 | nvidia,term-range-adj = <6>; |
| 724 | nvidia,xcvr-setup = <9>; |
| 725 | nvidia,xcvr-lsfslew = <2>; |
| 726 | nvidia,xcvr-lsrslew = <2>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 727 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 728 | }; |
| 729 | |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 730 | sdhci@c8000000 { |
| 731 | compatible = "nvidia,tegra20-sdhci"; |
| 732 | reg = <0xc8000000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 733 | interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 734 | clocks = <&tegra_car TEGRA20_CLK_SDMMC1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 735 | resets = <&tegra_car 14>; |
| 736 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 737 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 738 | }; |
| 739 | |
| 740 | sdhci@c8000200 { |
| 741 | compatible = "nvidia,tegra20-sdhci"; |
| 742 | reg = <0xc8000200 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 743 | interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 744 | clocks = <&tegra_car TEGRA20_CLK_SDMMC2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 745 | resets = <&tegra_car 9>; |
| 746 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 747 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 748 | }; |
| 749 | |
| 750 | sdhci@c8000400 { |
| 751 | compatible = "nvidia,tegra20-sdhci"; |
| 752 | reg = <0xc8000400 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 753 | interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 754 | clocks = <&tegra_car TEGRA20_CLK_SDMMC3>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 755 | resets = <&tegra_car 69>; |
| 756 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 757 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 758 | }; |
| 759 | |
| 760 | sdhci@c8000600 { |
| 761 | compatible = "nvidia,tegra20-sdhci"; |
| 762 | reg = <0xc8000600 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 763 | interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 764 | clocks = <&tegra_car TEGRA20_CLK_SDMMC4>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 765 | resets = <&tegra_car 15>; |
| 766 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 767 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 768 | }; |
Olof Johansson | c27317c | 2011-11-04 09:12:39 +0000 | [diff] [blame] | 769 | |
Hiroshi Doyu | 4dd2bd3 | 2013-01-11 15:26:55 +0200 | [diff] [blame] | 770 | cpus { |
| 771 | #address-cells = <1>; |
| 772 | #size-cells = <0>; |
| 773 | |
| 774 | cpu@0 { |
| 775 | device_type = "cpu"; |
| 776 | compatible = "arm,cortex-a9"; |
| 777 | reg = <0>; |
| 778 | }; |
| 779 | |
| 780 | cpu@1 { |
| 781 | device_type = "cpu"; |
| 782 | compatible = "arm,cortex-a9"; |
| 783 | reg = <1>; |
| 784 | }; |
| 785 | }; |
| 786 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 787 | pmu { |
| 788 | compatible = "arm,cortex-a9-pmu"; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 789 | interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, |
| 790 | <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; |
hdoyu@nvidia.com | 6a943e0 | 2012-05-09 21:45:33 +0000 | [diff] [blame] | 791 | }; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 792 | }; |