blob: f6f1461a7cdefa454b5881a531100838da23c8f0 [file] [log] [blame]
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +03001#include <dt-bindings/clock/tegra20-car.h>
Stephen Warren3325f1b2013-02-12 17:25:15 -07002#include <dt-bindings/gpio/tegra-gpio.h>
Laxman Dewanganba4104e2013-12-05 16:14:08 +05303#include <dt-bindings/pinctrl/pinctrl-tegra.h>
Stephen Warren6cecf912013-02-13 12:51:51 -07004#include <dt-bindings/interrupt-controller/arm-gic.h>
Stephen Warren3325f1b2013-02-12 17:25:15 -07005
Stephen Warren1bd0bd42012-10-17 16:38:21 -06006#include "skeleton.dtsi"
Grant Likely8e267f32011-07-19 17:26:54 -06007
8/ {
9 compatible = "nvidia,tegra20";
Marc Zyngier870c81a2015-03-11 15:43:01 +000010 interrupt-parent = <&lic>;
Grant Likely8e267f32011-07-19 17:26:54 -060011
Stephen Warren58ecb232013-11-25 17:53:16 -070012 host1x@50000000 {
Thierry Redinged821f02012-11-15 22:07:54 +010013 compatible = "nvidia,tegra20-host1x", "simple-bus";
14 reg = <0x50000000 0x00024000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070015 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
16 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030017 clocks = <&tegra_car TEGRA20_CLK_HOST1X>;
Stephen Warren3393d422013-11-06 14:01:16 -070018 resets = <&tegra_car 28>;
19 reset-names = "host1x";
Thierry Redinged821f02012-11-15 22:07:54 +010020
21 #address-cells = <1>;
22 #size-cells = <1>;
23
24 ranges = <0x54000000 0x54000000 0x04000000>;
25
Stephen Warren58ecb232013-11-25 17:53:16 -070026 mpe@54040000 {
Thierry Redinged821f02012-11-15 22:07:54 +010027 compatible = "nvidia,tegra20-mpe";
28 reg = <0x54040000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070029 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030030 clocks = <&tegra_car TEGRA20_CLK_MPE>;
Stephen Warren3393d422013-11-06 14:01:16 -070031 resets = <&tegra_car 60>;
32 reset-names = "mpe";
Thierry Redinged821f02012-11-15 22:07:54 +010033 };
34
Stephen Warren58ecb232013-11-25 17:53:16 -070035 vi@54080000 {
Thierry Redinged821f02012-11-15 22:07:54 +010036 compatible = "nvidia,tegra20-vi";
37 reg = <0x54080000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070038 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030039 clocks = <&tegra_car TEGRA20_CLK_VI>;
Stephen Warren3393d422013-11-06 14:01:16 -070040 resets = <&tegra_car 20>;
41 reset-names = "vi";
Thierry Redinged821f02012-11-15 22:07:54 +010042 };
43
Stephen Warren58ecb232013-11-25 17:53:16 -070044 epp@540c0000 {
Thierry Redinged821f02012-11-15 22:07:54 +010045 compatible = "nvidia,tegra20-epp";
46 reg = <0x540c0000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070047 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030048 clocks = <&tegra_car TEGRA20_CLK_EPP>;
Stephen Warren3393d422013-11-06 14:01:16 -070049 resets = <&tegra_car 19>;
50 reset-names = "epp";
Thierry Redinged821f02012-11-15 22:07:54 +010051 };
52
Stephen Warren58ecb232013-11-25 17:53:16 -070053 isp@54100000 {
Thierry Redinged821f02012-11-15 22:07:54 +010054 compatible = "nvidia,tegra20-isp";
55 reg = <0x54100000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070056 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030057 clocks = <&tegra_car TEGRA20_CLK_ISP>;
Stephen Warren3393d422013-11-06 14:01:16 -070058 resets = <&tegra_car 23>;
59 reset-names = "isp";
Thierry Redinged821f02012-11-15 22:07:54 +010060 };
61
Stephen Warren58ecb232013-11-25 17:53:16 -070062 gr2d@54140000 {
Thierry Redinged821f02012-11-15 22:07:54 +010063 compatible = "nvidia,tegra20-gr2d";
64 reg = <0x54140000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070065 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030066 clocks = <&tegra_car TEGRA20_CLK_GR2D>;
Stephen Warren3393d422013-11-06 14:01:16 -070067 resets = <&tegra_car 21>;
68 reset-names = "2d";
Thierry Redinged821f02012-11-15 22:07:54 +010069 };
70
Dmitry Osipenkode476992014-12-12 18:19:19 +030071 gr3d@54180000 {
Thierry Redinged821f02012-11-15 22:07:54 +010072 compatible = "nvidia,tegra20-gr3d";
Dmitry Osipenkode476992014-12-12 18:19:19 +030073 reg = <0x54180000 0x00040000>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030074 clocks = <&tegra_car TEGRA20_CLK_GR3D>;
Stephen Warren3393d422013-11-06 14:01:16 -070075 resets = <&tegra_car 24>;
76 reset-names = "3d";
Thierry Redinged821f02012-11-15 22:07:54 +010077 };
78
79 dc@54200000 {
80 compatible = "nvidia,tegra20-dc";
81 reg = <0x54200000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070082 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +030083 clocks = <&tegra_car TEGRA20_CLK_DISP1>,
84 <&tegra_car TEGRA20_CLK_PLL_P>;
Stephen Warrend8f64792013-11-06 14:00:25 -070085 clock-names = "dc", "parent";
Stephen Warren3393d422013-11-06 14:01:16 -070086 resets = <&tegra_car 27>;
87 reset-names = "dc";
Thierry Redinged821f02012-11-15 22:07:54 +010088
Thierry Reding688b56b2014-02-18 23:03:31 +010089 nvidia,head = <0>;
90
Thierry Redinged821f02012-11-15 22:07:54 +010091 rgb {
92 status = "disabled";
93 };
94 };
95
96 dc@54240000 {
97 compatible = "nvidia,tegra20-dc";
98 reg = <0x54240000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -070099 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300100 clocks = <&tegra_car TEGRA20_CLK_DISP2>,
101 <&tegra_car TEGRA20_CLK_PLL_P>;
Stephen Warrend8f64792013-11-06 14:00:25 -0700102 clock-names = "dc", "parent";
Stephen Warren3393d422013-11-06 14:01:16 -0700103 resets = <&tegra_car 26>;
104 reset-names = "dc";
Thierry Redinged821f02012-11-15 22:07:54 +0100105
Thierry Reding688b56b2014-02-18 23:03:31 +0100106 nvidia,head = <1>;
107
Thierry Redinged821f02012-11-15 22:07:54 +0100108 rgb {
109 status = "disabled";
110 };
111 };
112
Stephen Warren58ecb232013-11-25 17:53:16 -0700113 hdmi@54280000 {
Thierry Redinged821f02012-11-15 22:07:54 +0100114 compatible = "nvidia,tegra20-hdmi";
115 reg = <0x54280000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700116 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300117 clocks = <&tegra_car TEGRA20_CLK_HDMI>,
118 <&tegra_car TEGRA20_CLK_PLL_D_OUT0>;
Prashant Gaikwad8d8b43d2013-01-11 13:31:21 +0530119 clock-names = "hdmi", "parent";
Stephen Warren3393d422013-11-06 14:01:16 -0700120 resets = <&tegra_car 51>;
121 reset-names = "hdmi";
Thierry Redinged821f02012-11-15 22:07:54 +0100122 status = "disabled";
123 };
124
Stephen Warren58ecb232013-11-25 17:53:16 -0700125 tvo@542c0000 {
Thierry Redinged821f02012-11-15 22:07:54 +0100126 compatible = "nvidia,tegra20-tvo";
127 reg = <0x542c0000 0x00040000>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700128 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300129 clocks = <&tegra_car TEGRA20_CLK_TVO>;
Thierry Redinged821f02012-11-15 22:07:54 +0100130 status = "disabled";
131 };
132
Dmitry Osipenkode476992014-12-12 18:19:19 +0300133 dsi@54300000 {
Thierry Redinged821f02012-11-15 22:07:54 +0100134 compatible = "nvidia,tegra20-dsi";
Dmitry Osipenkode476992014-12-12 18:19:19 +0300135 reg = <0x54300000 0x00040000>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300136 clocks = <&tegra_car TEGRA20_CLK_DSI>;
Stephen Warren3393d422013-11-06 14:01:16 -0700137 resets = <&tegra_car 48>;
138 reset-names = "dsi";
Thierry Redinged821f02012-11-15 22:07:54 +0100139 status = "disabled";
140 };
141 };
142
Thierry Reding2cda1882015-01-08 13:24:33 +0100143 timer@50040600 {
Stephen Warren73368ba2012-09-19 14:17:24 -0600144 compatible = "arm,cortex-a9-twd-timer";
Marc Zyngier870c81a2015-03-11 15:43:01 +0000145 interrupt-parent = <&intc>;
Stephen Warren73368ba2012-09-19 14:17:24 -0600146 reg = <0x50040600 0x20>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700147 interrupts = <GIC_PPI 13
148 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300149 clocks = <&tegra_car TEGRA20_CLK_TWD>;
Stephen Warren73368ba2012-09-19 14:17:24 -0600150 };
151
Stephen Warren58ecb232013-11-25 17:53:16 -0700152 intc: interrupt-controller@50041000 {
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -0700153 compatible = "arm,cortex-a9-gic";
Stephen Warren5ff48882012-05-11 16:26:03 -0600154 reg = <0x50041000 0x1000
155 0x50040100 0x0100>;
Stephen Warren2eaab062012-05-11 17:12:52 -0600156 interrupt-controller;
157 #interrupt-cells = <3>;
Marc Zyngier870c81a2015-03-11 15:43:01 +0000158 interrupt-parent = <&intc>;
Grant Likely8e267f32011-07-19 17:26:54 -0600159 };
160
Stephen Warren58ecb232013-11-25 17:53:16 -0700161 cache-controller@50043000 {
Stephen Warrenbb2c1de2013-01-14 10:09:16 -0700162 compatible = "arm,pl310-cache";
163 reg = <0x50043000 0x1000>;
164 arm,data-latency = <5 5 2>;
165 arm,tag-latency = <4 4 2>;
166 cache-unified;
167 cache-level = <2>;
168 };
169
Marc Zyngier870c81a2015-03-11 15:43:01 +0000170 lic: interrupt-controller@60004000 {
171 compatible = "nvidia,tegra20-ictlr";
172 reg = <0x60004000 0x100>,
173 <0x60004100 0x50>,
174 <0x60004200 0x50>,
175 <0x60004300 0x50>;
176 interrupt-controller;
177 #interrupt-cells = <3>;
178 interrupt-parent = <&intc>;
179 };
180
Stephen Warren2f2b7fb2012-09-19 12:02:31 -0600181 timer@60005000 {
182 compatible = "nvidia,tegra20-timer";
183 reg = <0x60005000 0x60>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700184 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
185 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
186 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
187 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300188 clocks = <&tegra_car TEGRA20_CLK_TIMER>;
Stephen Warren2f2b7fb2012-09-19 12:02:31 -0600189 };
190
Stephen Warren58ecb232013-11-25 17:53:16 -0700191 tegra_car: clock@60006000 {
Stephen Warren270f8ce2013-01-11 13:16:22 +0530192 compatible = "nvidia,tegra20-car";
193 reg = <0x60006000 0x1000>;
194 #clock-cells = <1>;
Stephen Warren3393d422013-11-06 14:01:16 -0700195 #reset-cells = <1>;
Stephen Warren270f8ce2013-01-11 13:16:22 +0530196 };
197
Thierry Redingb1023132014-08-26 08:14:03 +0200198 flow-controller@60007000 {
199 compatible = "nvidia,tegra20-flowctrl";
200 reg = <0x60007000 0x1000>;
201 };
202
Stephen Warren58ecb232013-11-25 17:53:16 -0700203 apbdma: dma@6000a000 {
Stephen Warren8051b752012-01-11 16:09:54 -0700204 compatible = "nvidia,tegra20-apbdma";
205 reg = <0x6000a000 0x1200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700206 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
207 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
208 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
209 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
210 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
211 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
212 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
213 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
214 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
215 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
216 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
217 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
218 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
219 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
220 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
221 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300222 clocks = <&tegra_car TEGRA20_CLK_APBDMA>;
Stephen Warren3393d422013-11-06 14:01:16 -0700223 resets = <&tegra_car 34>;
224 reset-names = "dma";
Stephen Warren034d0232013-11-11 13:05:59 -0700225 #dma-cells = <1>;
Stephen Warren8051b752012-01-11 16:09:54 -0700226 };
227
Nicolas Chauvet0d5ccb32015-08-08 15:58:12 +0200228 ahb@6000c000 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600229 compatible = "nvidia,tegra20-ahb";
Nicolas Chauvet0d5ccb32015-08-08 15:58:12 +0200230 reg = <0x6000c000 0x110>; /* AHB Arbitration + Gizmo Controller */
Grant Likely8e267f32011-07-19 17:26:54 -0600231 };
232
Stephen Warren58ecb232013-11-25 17:53:16 -0700233 gpio: gpio@6000d000 {
Grant Likely8e267f32011-07-19 17:26:54 -0600234 compatible = "nvidia,tegra20-gpio";
Stephen Warren95decf82012-05-11 16:11:38 -0600235 reg = <0x6000d000 0x1000>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700236 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
237 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
238 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
239 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
240 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
241 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
242 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
Grant Likely8e267f32011-07-19 17:26:54 -0600243 #gpio-cells = <2>;
244 gpio-controller;
Stephen Warren6f74dc92012-01-04 08:39:37 +0000245 #interrupt-cells = <2>;
246 interrupt-controller;
Grant Likely8e267f32011-07-19 17:26:54 -0600247 };
248
Peter De Schrijver155dfc72014-06-12 18:36:38 +0300249 apbmisc@70000800 {
250 compatible = "nvidia,tegra20-apbmisc";
251 reg = <0x70000800 0x64 /* Chip revision */
252 0x70000008 0x04>; /* Strapping options */
253 };
254
Stephen Warren58ecb232013-11-25 17:53:16 -0700255 pinmux: pinmux@70000014 {
Stephen Warrenf62f5482011-10-11 16:16:13 -0600256 compatible = "nvidia,tegra20-pinmux";
Stephen Warren95decf82012-05-11 16:11:38 -0600257 reg = <0x70000014 0x10 /* Tri-state registers */
258 0x70000080 0x20 /* Mux registers */
259 0x700000a0 0x14 /* Pull-up/down registers */
260 0x70000868 0xa8>; /* Pad control registers */
Stephen Warrenf62f5482011-10-11 16:16:13 -0600261 };
262
Stephen Warren58ecb232013-11-25 17:53:16 -0700263 das@70000c00 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600264 compatible = "nvidia,tegra20-das";
265 reg = <0x70000c00 0x80>;
266 };
Stephen Warrenfc5c3062013-03-06 11:28:32 -0700267
Stephen Warren58ecb232013-11-25 17:53:16 -0700268 tegra_ac97: ac97@70002000 {
Lucas Stach0698ed12013-01-05 02:18:44 +0100269 compatible = "nvidia,tegra20-ac97";
270 reg = <0x70002000 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700271 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300272 clocks = <&tegra_car TEGRA20_CLK_AC97>;
Stephen Warren3393d422013-11-06 14:01:16 -0700273 resets = <&tegra_car 3>;
274 reset-names = "ac97";
Stephen Warren034d0232013-11-11 13:05:59 -0700275 dmas = <&apbdma 12>, <&apbdma 12>;
276 dma-names = "rx", "tx";
Lucas Stach0698ed12013-01-05 02:18:44 +0100277 status = "disabled";
278 };
Stephen Warrenc04abb32012-05-11 17:03:26 -0600279
280 tegra_i2s1: i2s@70002800 {
281 compatible = "nvidia,tegra20-i2s";
282 reg = <0x70002800 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700283 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300284 clocks = <&tegra_car TEGRA20_CLK_I2S1>;
Stephen Warren3393d422013-11-06 14:01:16 -0700285 resets = <&tegra_car 11>;
286 reset-names = "i2s";
Stephen Warren034d0232013-11-11 13:05:59 -0700287 dmas = <&apbdma 2>, <&apbdma 2>;
288 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200289 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600290 };
291
292 tegra_i2s2: i2s@70002a00 {
293 compatible = "nvidia,tegra20-i2s";
294 reg = <0x70002a00 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700295 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300296 clocks = <&tegra_car TEGRA20_CLK_I2S2>;
Stephen Warren3393d422013-11-06 14:01:16 -0700297 resets = <&tegra_car 18>;
298 reset-names = "i2s";
Stephen Warren034d0232013-11-11 13:05:59 -0700299 dmas = <&apbdma 1>, <&apbdma 1>;
300 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200301 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600302 };
303
Laxman Dewanganb6551bb2012-12-19 12:01:11 +0530304 /*
305 * There are two serial driver i.e. 8250 based simple serial
306 * driver and APB DMA based serial driver for higher baudrate
307 * and performace. To enable the 8250 based driver, the compatible
308 * is "nvidia,tegra20-uart" and to enable the APB DMA based serial
309 * driver, the comptible is "nvidia,tegra20-hsuart".
310 */
311 uarta: serial@70006000 {
Grant Likely8e267f32011-07-19 17:26:54 -0600312 compatible = "nvidia,tegra20-uart";
313 reg = <0x70006000 0x40>;
314 reg-shift = <2>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700315 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300316 clocks = <&tegra_car TEGRA20_CLK_UARTA>;
Stephen Warren3393d422013-11-06 14:01:16 -0700317 resets = <&tegra_car 6>;
318 reset-names = "serial";
Stephen Warren034d0232013-11-11 13:05:59 -0700319 dmas = <&apbdma 8>, <&apbdma 8>;
320 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200321 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600322 };
323
Laxman Dewanganb6551bb2012-12-19 12:01:11 +0530324 uartb: serial@70006040 {
Grant Likely8e267f32011-07-19 17:26:54 -0600325 compatible = "nvidia,tegra20-uart";
326 reg = <0x70006040 0x40>;
327 reg-shift = <2>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700328 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300329 clocks = <&tegra_car TEGRA20_CLK_UARTB>;
Stephen Warren3393d422013-11-06 14:01:16 -0700330 resets = <&tegra_car 7>;
331 reset-names = "serial";
Stephen Warren034d0232013-11-11 13:05:59 -0700332 dmas = <&apbdma 9>, <&apbdma 9>;
333 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200334 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600335 };
336
Laxman Dewanganb6551bb2012-12-19 12:01:11 +0530337 uartc: serial@70006200 {
Grant Likely8e267f32011-07-19 17:26:54 -0600338 compatible = "nvidia,tegra20-uart";
339 reg = <0x70006200 0x100>;
340 reg-shift = <2>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700341 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300342 clocks = <&tegra_car TEGRA20_CLK_UARTC>;
Stephen Warren3393d422013-11-06 14:01:16 -0700343 resets = <&tegra_car 55>;
344 reset-names = "serial";
Stephen Warren034d0232013-11-11 13:05:59 -0700345 dmas = <&apbdma 10>, <&apbdma 10>;
346 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200347 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600348 };
349
Laxman Dewanganb6551bb2012-12-19 12:01:11 +0530350 uartd: serial@70006300 {
Grant Likely8e267f32011-07-19 17:26:54 -0600351 compatible = "nvidia,tegra20-uart";
352 reg = <0x70006300 0x100>;
353 reg-shift = <2>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700354 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300355 clocks = <&tegra_car TEGRA20_CLK_UARTD>;
Stephen Warren3393d422013-11-06 14:01:16 -0700356 resets = <&tegra_car 65>;
357 reset-names = "serial";
Stephen Warren034d0232013-11-11 13:05:59 -0700358 dmas = <&apbdma 19>, <&apbdma 19>;
359 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200360 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600361 };
362
Laxman Dewanganb6551bb2012-12-19 12:01:11 +0530363 uarte: serial@70006400 {
Grant Likely8e267f32011-07-19 17:26:54 -0600364 compatible = "nvidia,tegra20-uart";
365 reg = <0x70006400 0x100>;
366 reg-shift = <2>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700367 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300368 clocks = <&tegra_car TEGRA20_CLK_UARTE>;
Stephen Warren3393d422013-11-06 14:01:16 -0700369 resets = <&tegra_car 66>;
370 reset-names = "serial";
Stephen Warren034d0232013-11-11 13:05:59 -0700371 dmas = <&apbdma 20>, <&apbdma 20>;
372 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200373 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600374 };
375
Stephen Warren58ecb232013-11-25 17:53:16 -0700376 pwm: pwm@7000a000 {
Thierry Reding140fd972011-12-21 08:04:13 +0100377 compatible = "nvidia,tegra20-pwm";
378 reg = <0x7000a000 0x100>;
379 #pwm-cells = <2>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300380 clocks = <&tegra_car TEGRA20_CLK_PWM>;
Stephen Warren3393d422013-11-06 14:01:16 -0700381 resets = <&tegra_car 17>;
382 reset-names = "pwm";
Andrew Chewb69cd982013-03-12 16:40:51 -0700383 status = "disabled";
Thierry Reding140fd972011-12-21 08:04:13 +0100384 };
385
Stephen Warren58ecb232013-11-25 17:53:16 -0700386 rtc@7000e000 {
Stephen Warren380e04a2012-09-19 12:13:16 -0600387 compatible = "nvidia,tegra20-rtc";
388 reg = <0x7000e000 0x100>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700389 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300390 clocks = <&tegra_car TEGRA20_CLK_RTC>;
Stephen Warren380e04a2012-09-19 12:13:16 -0600391 };
392
Stephen Warrenc04abb32012-05-11 17:03:26 -0600393 i2c@7000c000 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600394 compatible = "nvidia,tegra20-i2c";
395 reg = <0x7000c000 0x100>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700396 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warren2eaab062012-05-11 17:12:52 -0600397 #address-cells = <1>;
398 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300399 clocks = <&tegra_car TEGRA20_CLK_I2C1>,
400 <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
Prashant Gaikwad8d8b43d2013-01-11 13:31:21 +0530401 clock-names = "div-clk", "fast-clk";
Stephen Warren3393d422013-11-06 14:01:16 -0700402 resets = <&tegra_car 12>;
403 reset-names = "i2c";
Stephen Warren034d0232013-11-11 13:05:59 -0700404 dmas = <&apbdma 21>, <&apbdma 21>;
405 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200406 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600407 };
408
Laxman Dewanganfa98a112012-11-13 10:33:39 +0530409 spi@7000c380 {
410 compatible = "nvidia,tegra20-sflash";
411 reg = <0x7000c380 0x80>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700412 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Laxman Dewanganfa98a112012-11-13 10:33:39 +0530413 #address-cells = <1>;
414 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300415 clocks = <&tegra_car TEGRA20_CLK_SPI>;
Stephen Warren3393d422013-11-06 14:01:16 -0700416 resets = <&tegra_car 43>;
417 reset-names = "spi";
Stephen Warren034d0232013-11-11 13:05:59 -0700418 dmas = <&apbdma 11>, <&apbdma 11>;
419 dma-names = "rx", "tx";
Laxman Dewanganfa98a112012-11-13 10:33:39 +0530420 status = "disabled";
421 };
422
Stephen Warrenc04abb32012-05-11 17:03:26 -0600423 i2c@7000c400 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600424 compatible = "nvidia,tegra20-i2c";
425 reg = <0x7000c400 0x100>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700426 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warren2eaab062012-05-11 17:12:52 -0600427 #address-cells = <1>;
428 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300429 clocks = <&tegra_car TEGRA20_CLK_I2C2>,
430 <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
Prashant Gaikwad8d8b43d2013-01-11 13:31:21 +0530431 clock-names = "div-clk", "fast-clk";
Stephen Warren3393d422013-11-06 14:01:16 -0700432 resets = <&tegra_car 54>;
433 reset-names = "i2c";
Stephen Warren034d0232013-11-11 13:05:59 -0700434 dmas = <&apbdma 22>, <&apbdma 22>;
435 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200436 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600437 };
438
439 i2c@7000c500 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600440 compatible = "nvidia,tegra20-i2c";
441 reg = <0x7000c500 0x100>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700442 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warren2eaab062012-05-11 17:12:52 -0600443 #address-cells = <1>;
444 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300445 clocks = <&tegra_car TEGRA20_CLK_I2C3>,
446 <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
Prashant Gaikwad8d8b43d2013-01-11 13:31:21 +0530447 clock-names = "div-clk", "fast-clk";
Stephen Warren3393d422013-11-06 14:01:16 -0700448 resets = <&tegra_car 67>;
449 reset-names = "i2c";
Stephen Warren034d0232013-11-11 13:05:59 -0700450 dmas = <&apbdma 23>, <&apbdma 23>;
451 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200452 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600453 };
454
455 i2c@7000d000 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600456 compatible = "nvidia,tegra20-i2c-dvc";
457 reg = <0x7000d000 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700458 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warren2eaab062012-05-11 17:12:52 -0600459 #address-cells = <1>;
460 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300461 clocks = <&tegra_car TEGRA20_CLK_DVC>,
462 <&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
Prashant Gaikwad8d8b43d2013-01-11 13:31:21 +0530463 clock-names = "div-clk", "fast-clk";
Stephen Warren3393d422013-11-06 14:01:16 -0700464 resets = <&tegra_car 47>;
465 reset-names = "i2c";
Stephen Warren034d0232013-11-11 13:05:59 -0700466 dmas = <&apbdma 24>, <&apbdma 24>;
467 dma-names = "rx", "tx";
Roland Stigge223ef782012-06-11 21:09:45 +0200468 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600469 };
470
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530471 spi@7000d400 {
472 compatible = "nvidia,tegra20-slink";
473 reg = <0x7000d400 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700474 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530475 #address-cells = <1>;
476 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300477 clocks = <&tegra_car TEGRA20_CLK_SBC1>;
Stephen Warren3393d422013-11-06 14:01:16 -0700478 resets = <&tegra_car 41>;
479 reset-names = "spi";
Stephen Warren034d0232013-11-11 13:05:59 -0700480 dmas = <&apbdma 15>, <&apbdma 15>;
481 dma-names = "rx", "tx";
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530482 status = "disabled";
483 };
484
485 spi@7000d600 {
486 compatible = "nvidia,tegra20-slink";
487 reg = <0x7000d600 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700488 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530489 #address-cells = <1>;
490 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300491 clocks = <&tegra_car TEGRA20_CLK_SBC2>;
Stephen Warren3393d422013-11-06 14:01:16 -0700492 resets = <&tegra_car 44>;
493 reset-names = "spi";
Stephen Warren034d0232013-11-11 13:05:59 -0700494 dmas = <&apbdma 16>, <&apbdma 16>;
495 dma-names = "rx", "tx";
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530496 status = "disabled";
497 };
498
499 spi@7000d800 {
500 compatible = "nvidia,tegra20-slink";
Laxman Dewangan57471c82013-03-22 12:35:06 -0600501 reg = <0x7000d800 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700502 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530503 #address-cells = <1>;
504 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300505 clocks = <&tegra_car TEGRA20_CLK_SBC3>;
Stephen Warren3393d422013-11-06 14:01:16 -0700506 resets = <&tegra_car 46>;
507 reset-names = "spi";
Stephen Warren034d0232013-11-11 13:05:59 -0700508 dmas = <&apbdma 17>, <&apbdma 17>;
509 dma-names = "rx", "tx";
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530510 status = "disabled";
511 };
512
513 spi@7000da00 {
514 compatible = "nvidia,tegra20-slink";
515 reg = <0x7000da00 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700516 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530517 #address-cells = <1>;
518 #size-cells = <0>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300519 clocks = <&tegra_car TEGRA20_CLK_SBC4>;
Stephen Warren3393d422013-11-06 14:01:16 -0700520 resets = <&tegra_car 68>;
521 reset-names = "spi";
Stephen Warren034d0232013-11-11 13:05:59 -0700522 dmas = <&apbdma 18>, <&apbdma 18>;
523 dma-names = "rx", "tx";
Laxman Dewangana86b0db2012-10-30 12:35:23 +0530524 status = "disabled";
525 };
526
Stephen Warren58ecb232013-11-25 17:53:16 -0700527 kbc@7000e200 {
Laxman Dewangan699ed4b2013-01-11 19:03:03 +0530528 compatible = "nvidia,tegra20-kbc";
529 reg = <0x7000e200 0x100>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700530 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300531 clocks = <&tegra_car TEGRA20_CLK_KBC>;
Stephen Warren3393d422013-11-06 14:01:16 -0700532 resets = <&tegra_car 36>;
533 reset-names = "kbc";
Laxman Dewangan699ed4b2013-01-11 19:03:03 +0530534 status = "disabled";
535 };
536
Stephen Warren58ecb232013-11-25 17:53:16 -0700537 pmc@7000e400 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600538 compatible = "nvidia,tegra20-pmc";
539 reg = <0x7000e400 0x400>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300540 clocks = <&tegra_car TEGRA20_CLK_PCLK>, <&clk32k_in>;
Joseph Lo7021d122013-04-03 19:31:27 +0800541 clock-names = "pclk", "clk32k_in";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600542 };
543
Stephen Warrenbbfc33b2012-10-02 13:10:47 -0600544 memory-controller@7000f000 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600545 compatible = "nvidia,tegra20-mc";
546 reg = <0x7000f000 0x024
547 0x7000f03c 0x3c4>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700548 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warrenc04abb32012-05-11 17:03:26 -0600549 };
550
Stephen Warren58ecb232013-11-25 17:53:16 -0700551 iommu@7000f024 {
Stephen Warrenc04abb32012-05-11 17:03:26 -0600552 compatible = "nvidia,tegra20-gart";
553 reg = <0x7000f024 0x00000018 /* controller registers */
554 0x58000000 0x02000000>; /* GART aperture */
555 };
556
Stephen Warrenbbfc33b2012-10-02 13:10:47 -0600557 memory-controller@7000f400 {
Olof Johansson0c6700a2011-10-13 02:14:55 -0700558 compatible = "nvidia,tegra20-emc";
559 reg = <0x7000f400 0x200>;
Stephen Warren2eaab062012-05-11 17:12:52 -0600560 #address-cells = <1>;
561 #size-cells = <0>;
Olof Johansson0c6700a2011-10-13 02:14:55 -0700562 };
563
Peter De Schrijver155dfc72014-06-12 18:36:38 +0300564 fuse@7000f800 {
565 compatible = "nvidia,tegra20-efuse";
Thierry Reding5431b0f2015-04-29 13:53:21 +0200566 reg = <0x7000f800 0x400>;
Peter De Schrijver155dfc72014-06-12 18:36:38 +0300567 clocks = <&tegra_car TEGRA20_CLK_FUSE>;
568 clock-names = "fuse";
569 resets = <&tegra_car 39>;
570 reset-names = "fuse";
571 };
572
Stephen Warren58ecb232013-11-25 17:53:16 -0700573 pcie-controller@80003000 {
Thierry Reding1b62b612013-08-09 16:49:19 +0200574 compatible = "nvidia,tegra20-pcie";
575 device_type = "pci";
576 reg = <0x80003000 0x00000800 /* PADS registers */
577 0x80003800 0x00000200 /* AFI registers */
578 0x90000000 0x10000000>; /* configuration space */
579 reg-names = "pads", "afi", "cs";
580 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */
581 GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
582 interrupt-names = "intr", "msi";
583
Lucas Stach97070bd2014-03-05 14:25:46 +0100584 #interrupt-cells = <1>;
585 interrupt-map-mask = <0 0 0 0>;
586 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
587
Thierry Reding1b62b612013-08-09 16:49:19 +0200588 bus-range = <0x00 0xff>;
589 #address-cells = <3>;
590 #size-cells = <2>;
591
592 ranges = <0x82000000 0 0x80000000 0x80000000 0 0x00001000 /* port 0 registers */
593 0x82000000 0 0x80001000 0x80001000 0 0x00001000 /* port 1 registers */
594 0x81000000 0 0 0x82000000 0 0x00010000 /* downstream I/O */
Jay Agarwald7283c12013-08-09 16:49:31 +0200595 0x82000000 0 0xa0000000 0xa0000000 0 0x08000000 /* non-prefetchable memory */
596 0xc2000000 0 0xa8000000 0xa8000000 0 0x18000000>; /* prefetchable memory */
Thierry Reding1b62b612013-08-09 16:49:19 +0200597
598 clocks = <&tegra_car TEGRA20_CLK_PEX>,
599 <&tegra_car TEGRA20_CLK_AFI>,
Thierry Reding1b62b612013-08-09 16:49:19 +0200600 <&tegra_car TEGRA20_CLK_PLL_E>;
Stephen Warren2bd541f2013-11-07 10:59:42 -0700601 clock-names = "pex", "afi", "pll_e";
Stephen Warren3393d422013-11-06 14:01:16 -0700602 resets = <&tegra_car 70>,
603 <&tegra_car 72>,
604 <&tegra_car 74>;
605 reset-names = "pex", "afi", "pcie_x";
Thierry Reding1b62b612013-08-09 16:49:19 +0200606 status = "disabled";
607
608 pci@1,0 {
609 device_type = "pci";
610 assigned-addresses = <0x82000800 0 0x80000000 0 0x1000>;
611 reg = <0x000800 0 0 0 0>;
612 status = "disabled";
613
614 #address-cells = <3>;
615 #size-cells = <2>;
616 ranges;
617
618 nvidia,num-lanes = <2>;
619 };
620
621 pci@2,0 {
622 device_type = "pci";
623 assigned-addresses = <0x82001000 0 0x80001000 0 0x1000>;
624 reg = <0x001000 0 0 0 0>;
625 status = "disabled";
626
627 #address-cells = <3>;
628 #size-cells = <2>;
629 ranges;
630
631 nvidia,num-lanes = <2>;
632 };
633 };
634
Stephen Warrenc04abb32012-05-11 17:03:26 -0600635 usb@c5000000 {
636 compatible = "nvidia,tegra20-ehci", "usb-ehci";
637 reg = <0xc5000000 0x4000>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700638 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warrenc04abb32012-05-11 17:03:26 -0600639 phy_type = "utmi";
640 nvidia,has-legacy-mode;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300641 clocks = <&tegra_car TEGRA20_CLK_USBD>;
Stephen Warren3393d422013-11-06 14:01:16 -0700642 resets = <&tegra_car 22>;
643 reset-names = "usb";
Venu Byravarasub4e07472012-12-13 20:59:07 +0000644 nvidia,needs-double-reset;
Venu Byravarasue374b652013-01-16 03:30:19 +0000645 nvidia,phy = <&phy1>;
Roland Stigge223ef782012-06-11 21:09:45 +0200646 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600647 };
648
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530649 phy1: usb-phy@c5000000 {
Stephen Warren5d324412013-03-06 11:28:33 -0700650 compatible = "nvidia,tegra20-usb-phy";
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530651 reg = <0xc5000000 0x4000 0xc5000000 0x4000>;
Stephen Warren5d324412013-03-06 11:28:33 -0700652 phy_type = "utmi";
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300653 clocks = <&tegra_car TEGRA20_CLK_USBD>,
654 <&tegra_car TEGRA20_CLK_PLL_U>,
655 <&tegra_car TEGRA20_CLK_CLK_M>,
656 <&tegra_car TEGRA20_CLK_USBD>;
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530657 clock-names = "reg", "pll_u", "timer", "utmi-pads";
Tuomas Tynkkynen308efde2014-07-04 04:09:37 +0300658 resets = <&tegra_car 22>, <&tegra_car 22>;
659 reset-names = "usb", "utmi-pads";
Stephen Warren5d324412013-03-06 11:28:33 -0700660 nvidia,has-legacy-mode;
Mikko Perttunenc49667e2013-07-17 09:31:00 +0300661 nvidia,hssync-start-delay = <9>;
662 nvidia,idle-wait-delay = <17>;
663 nvidia,elastic-limit = <16>;
664 nvidia,term-range-adj = <6>;
665 nvidia,xcvr-setup = <9>;
666 nvidia,xcvr-lsfslew = <1>;
667 nvidia,xcvr-lsrslew = <1>;
Tuomas Tynkkynen308efde2014-07-04 04:09:37 +0300668 nvidia,has-utmi-pad-registers;
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530669 status = "disabled";
Stephen Warren5d324412013-03-06 11:28:33 -0700670 };
671
Stephen Warrenc04abb32012-05-11 17:03:26 -0600672 usb@c5004000 {
673 compatible = "nvidia,tegra20-ehci", "usb-ehci";
674 reg = <0xc5004000 0x4000>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700675 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warrenc04abb32012-05-11 17:03:26 -0600676 phy_type = "ulpi";
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300677 clocks = <&tegra_car TEGRA20_CLK_USB2>;
Stephen Warren3393d422013-11-06 14:01:16 -0700678 resets = <&tegra_car 58>;
679 reset-names = "usb";
Venu Byravarasue374b652013-01-16 03:30:19 +0000680 nvidia,phy = <&phy2>;
Roland Stigge223ef782012-06-11 21:09:45 +0200681 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600682 };
683
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530684 phy2: usb-phy@c5004000 {
Stephen Warren5d324412013-03-06 11:28:33 -0700685 compatible = "nvidia,tegra20-usb-phy";
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530686 reg = <0xc5004000 0x4000>;
Stephen Warren5d324412013-03-06 11:28:33 -0700687 phy_type = "ulpi";
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300688 clocks = <&tegra_car TEGRA20_CLK_USB2>,
689 <&tegra_car TEGRA20_CLK_PLL_U>,
690 <&tegra_car TEGRA20_CLK_CDEV2>;
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530691 clock-names = "reg", "pll_u", "ulpi-link";
Tuomas Tynkkynen308efde2014-07-04 04:09:37 +0300692 resets = <&tegra_car 58>, <&tegra_car 22>;
693 reset-names = "usb", "utmi-pads";
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530694 status = "disabled";
Stephen Warren5d324412013-03-06 11:28:33 -0700695 };
696
Stephen Warrenc04abb32012-05-11 17:03:26 -0600697 usb@c5008000 {
698 compatible = "nvidia,tegra20-ehci", "usb-ehci";
699 reg = <0xc5008000 0x4000>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700700 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
Stephen Warrenc04abb32012-05-11 17:03:26 -0600701 phy_type = "utmi";
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300702 clocks = <&tegra_car TEGRA20_CLK_USB3>;
Stephen Warren3393d422013-11-06 14:01:16 -0700703 resets = <&tegra_car 59>;
704 reset-names = "usb";
Venu Byravarasue374b652013-01-16 03:30:19 +0000705 nvidia,phy = <&phy3>;
Roland Stigge223ef782012-06-11 21:09:45 +0200706 status = "disabled";
Stephen Warrenc04abb32012-05-11 17:03:26 -0600707 };
708
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530709 phy3: usb-phy@c5008000 {
Stephen Warren5d324412013-03-06 11:28:33 -0700710 compatible = "nvidia,tegra20-usb-phy";
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530711 reg = <0xc5008000 0x4000 0xc5000000 0x4000>;
Stephen Warren5d324412013-03-06 11:28:33 -0700712 phy_type = "utmi";
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300713 clocks = <&tegra_car TEGRA20_CLK_USB3>,
714 <&tegra_car TEGRA20_CLK_PLL_U>,
715 <&tegra_car TEGRA20_CLK_CLK_M>,
716 <&tegra_car TEGRA20_CLK_USBD>;
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530717 clock-names = "reg", "pll_u", "timer", "utmi-pads";
Tuomas Tynkkynen308efde2014-07-04 04:09:37 +0300718 resets = <&tegra_car 59>, <&tegra_car 22>;
719 reset-names = "usb", "utmi-pads";
Mikko Perttunenc49667e2013-07-17 09:31:00 +0300720 nvidia,hssync-start-delay = <9>;
721 nvidia,idle-wait-delay = <17>;
722 nvidia,elastic-limit = <16>;
723 nvidia,term-range-adj = <6>;
724 nvidia,xcvr-setup = <9>;
725 nvidia,xcvr-lsfslew = <2>;
726 nvidia,xcvr-lsrslew = <2>;
Venu Byravarasu4c94c8b2013-05-16 19:42:57 +0530727 status = "disabled";
Stephen Warren5d324412013-03-06 11:28:33 -0700728 };
729
Grant Likely8e267f32011-07-19 17:26:54 -0600730 sdhci@c8000000 {
731 compatible = "nvidia,tegra20-sdhci";
732 reg = <0xc8000000 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700733 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300734 clocks = <&tegra_car TEGRA20_CLK_SDMMC1>;
Stephen Warren3393d422013-11-06 14:01:16 -0700735 resets = <&tegra_car 14>;
736 reset-names = "sdhci";
Roland Stigge223ef782012-06-11 21:09:45 +0200737 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600738 };
739
740 sdhci@c8000200 {
741 compatible = "nvidia,tegra20-sdhci";
742 reg = <0xc8000200 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700743 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300744 clocks = <&tegra_car TEGRA20_CLK_SDMMC2>;
Stephen Warren3393d422013-11-06 14:01:16 -0700745 resets = <&tegra_car 9>;
746 reset-names = "sdhci";
Roland Stigge223ef782012-06-11 21:09:45 +0200747 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600748 };
749
750 sdhci@c8000400 {
751 compatible = "nvidia,tegra20-sdhci";
752 reg = <0xc8000400 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700753 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300754 clocks = <&tegra_car TEGRA20_CLK_SDMMC3>;
Stephen Warren3393d422013-11-06 14:01:16 -0700755 resets = <&tegra_car 69>;
756 reset-names = "sdhci";
Roland Stigge223ef782012-06-11 21:09:45 +0200757 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600758 };
759
760 sdhci@c8000600 {
761 compatible = "nvidia,tegra20-sdhci";
762 reg = <0xc8000600 0x200>;
Stephen Warren6cecf912013-02-13 12:51:51 -0700763 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Hiroshi Doyu885a8cf2013-05-22 19:45:32 +0300764 clocks = <&tegra_car TEGRA20_CLK_SDMMC4>;
Stephen Warren3393d422013-11-06 14:01:16 -0700765 resets = <&tegra_car 15>;
766 reset-names = "sdhci";
Roland Stigge223ef782012-06-11 21:09:45 +0200767 status = "disabled";
Grant Likely8e267f32011-07-19 17:26:54 -0600768 };
Olof Johanssonc27317c2011-11-04 09:12:39 +0000769
Hiroshi Doyu4dd2bd32013-01-11 15:26:55 +0200770 cpus {
771 #address-cells = <1>;
772 #size-cells = <0>;
773
774 cpu@0 {
775 device_type = "cpu";
776 compatible = "arm,cortex-a9";
777 reg = <0>;
778 };
779
780 cpu@1 {
781 device_type = "cpu";
782 compatible = "arm,cortex-a9";
783 reg = <1>;
784 };
785 };
786
Stephen Warrenc04abb32012-05-11 17:03:26 -0600787 pmu {
788 compatible = "arm,cortex-a9-pmu";
Stephen Warren6cecf912013-02-13 12:51:51 -0700789 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
790 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
hdoyu@nvidia.com6a943e02012-05-09 21:45:33 +0000791 };
Grant Likely8e267f32011-07-19 17:26:54 -0600792};