blob: 0252d51c0a749bbf1dd552a5a991d5eb502b9ae0 [file] [log] [blame]
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00001/*
Lennert Buytenhek076d3e12009-03-20 09:50:39 +00002 * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
3 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000018#include "mv88e6xxx.h"
19
Barry Grussling3675c8d2013-01-08 16:05:53 +000020/* Switch product IDs */
Peter Korsgaardec80bfc2011-04-05 03:03:56 +000021#define ID_6085 0x04a0
22#define ID_6095 0x0950
23#define ID_6131 0x1060
Guenter Roecka93e4642014-10-29 10:44:55 -070024#define ID_6131_B2 0x1066
Peter Korsgaardec80bfc2011-04-05 03:03:56 +000025
Alexander Duyckb4d23942014-09-15 13:00:27 -040026static char *mv88e6131_probe(struct device *host_dev, int sw_addr)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000027{
Alexander Duyckb4d23942014-09-15 13:00:27 -040028 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000029 int ret;
30
Alexander Duyckb4d23942014-09-15 13:00:27 -040031 if (bus == NULL)
32 return NULL;
33
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000034 ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
35 if (ret >= 0) {
Guenter Roecka93e4642014-10-29 10:44:55 -070036 int ret_masked = ret & 0xfff0;
37
38 if (ret_masked == ID_6085)
Peter Korsgaardec80bfc2011-04-05 03:03:56 +000039 return "Marvell 88E6085";
Guenter Roecka93e4642014-10-29 10:44:55 -070040 if (ret_masked == ID_6095)
Lennert Buytenhek076d3e12009-03-20 09:50:39 +000041 return "Marvell 88E6095/88E6095F";
Guenter Roecka93e4642014-10-29 10:44:55 -070042 if (ret == ID_6131_B2)
43 return "Marvell 88E6131 (B2)";
44 if (ret_masked == ID_6131)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000045 return "Marvell 88E6131";
46 }
47
48 return NULL;
49}
50
51static int mv88e6131_switch_reset(struct dsa_switch *ds)
52{
53 int i;
54 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +000055 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000056
Barry Grussling3675c8d2013-01-08 16:05:53 +000057 /* Set all ports to the disabled state. */
Lennert Buytenhek076d3e12009-03-20 09:50:39 +000058 for (i = 0; i < 11; i++) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000059 ret = REG_READ(REG_PORT(i), 0x04);
60 REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
61 }
62
Barry Grussling3675c8d2013-01-08 16:05:53 +000063 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +000064 usleep_range(2000, 4000);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000065
Barry Grussling3675c8d2013-01-08 16:05:53 +000066 /* Reset the switch. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000067 REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
68
Barry Grussling3675c8d2013-01-08 16:05:53 +000069 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +000070 timeout = jiffies + 1 * HZ;
71 while (time_before(jiffies, timeout)) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000072 ret = REG_READ(REG_GLOBAL, 0x00);
73 if ((ret & 0xc800) == 0xc800)
74 break;
75
Barry Grussling19b2f972013-01-08 16:05:54 +000076 usleep_range(1000, 2000);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000077 }
Barry Grussling19b2f972013-01-08 16:05:54 +000078 if (time_after(jiffies, timeout))
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000079 return -ETIMEDOUT;
80
81 return 0;
82}
83
84static int mv88e6131_setup_global(struct dsa_switch *ds)
85{
86 int ret;
87 int i;
88
Barry Grussling3675c8d2013-01-08 16:05:53 +000089 /* Enable the PHY polling unit, don't discard packets with
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000090 * excessive collisions, use a weighted fair queueing scheme
91 * to arbitrate between packet queues, set the maximum frame
92 * size to 1632, and mask all interrupt sources.
93 */
94 REG_WRITE(REG_GLOBAL, 0x04, 0x4400);
95
Barry Grussling3675c8d2013-01-08 16:05:53 +000096 /* Set the default address aging time to 5 minutes, and
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000097 * enable address learn messages to be sent to all message
98 * ports.
99 */
100 REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
101
Barry Grussling3675c8d2013-01-08 16:05:53 +0000102 /* Configure the priority mapping registers. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000103 ret = mv88e6xxx_config_prio(ds);
104 if (ret < 0)
105 return ret;
106
Barry Grussling3675c8d2013-01-08 16:05:53 +0000107 /* Set the VLAN ethertype to 0x8100. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000108 REG_WRITE(REG_GLOBAL, 0x19, 0x8100);
109
Barry Grussling3675c8d2013-01-08 16:05:53 +0000110 /* Disable ARP mirroring, and configure the upstream port as
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000111 * the port to which ingress and egress monitor frames are to
112 * be sent.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000113 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000114 REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000115
Barry Grussling3675c8d2013-01-08 16:05:53 +0000116 /* Disable cascade port functionality unless this device
Barry Grussling81399ec2011-06-24 19:53:51 +0000117 * is used in a cascade configuration, and set the switch's
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000118 * DSA device number.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000119 */
Barry Grussling81399ec2011-06-24 19:53:51 +0000120 if (ds->dst->pd->nr_chips > 1)
121 REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
122 else
123 REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000124
Barry Grussling3675c8d2013-01-08 16:05:53 +0000125 /* Send all frames with destination addresses matching
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000126 * 01:80:c2:00:00:0x to the CPU port.
127 */
128 REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
129
Barry Grussling3675c8d2013-01-08 16:05:53 +0000130 /* Ignore removed tag data on doubly tagged packets, disable
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000131 * flow control messages, force flow control priority to the
132 * highest, and send all special multicast frames to the CPU
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300133 * port at the highest priority.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000134 */
135 REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
136
Barry Grussling3675c8d2013-01-08 16:05:53 +0000137 /* Program the DSA routing table. */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000138 for (i = 0; i < 32; i++) {
139 int nexthop;
140
141 nexthop = 0x1f;
Tobias Waldekranz6e0ba472015-02-05 14:52:06 +0100142 if (ds->pd->rtable &&
143 i != ds->index && i < ds->dst->pd->nr_chips)
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000144 nexthop = ds->pd->rtable[i] & 0x1f;
145
146 REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
147 }
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Clear all trunk masks. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000150 for (i = 0; i < 8; i++)
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000151 REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000152
Barry Grussling3675c8d2013-01-08 16:05:53 +0000153 /* Clear all trunk mappings. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000154 for (i = 0; i < 16; i++)
155 REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
156
Barry Grussling3675c8d2013-01-08 16:05:53 +0000157 /* Force the priority of IGMP/MLD snoop frames and ARP frames
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000158 * to the highest setting.
159 */
160 REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);
161
162 return 0;
163}
164
165static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
166{
Florian Fainellia22adce2014-04-28 11:14:28 -0700167 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000168 int addr = REG_PORT(p);
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000169 u16 val;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000170
Barry Grussling3675c8d2013-01-08 16:05:53 +0000171 /* MAC Forcing register: don't force link, speed, duplex
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000172 * or flow control state to any particular values on physical
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000173 * ports, but force the CPU port and all DSA ports to 1000 Mb/s
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000174 * (100 Mb/s on 6085) full duplex.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000175 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000176 if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000177 if (ps->id == ID_6085)
178 REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
179 else
180 REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000181 else
182 REG_WRITE(addr, 0x01, 0x0003);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000183
Barry Grussling3675c8d2013-01-08 16:05:53 +0000184 /* Port Control: disable Core Tag, disable Drop-on-Lock,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000185 * transmit frames unmodified, disable Header mode,
186 * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
187 * tunneling, determine priority by looking at 802.1p and
188 * IP priority fields (IP prio has precedence), and set STP
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000189 * state to Forwarding.
190 *
191 * If this is the upstream port for this switch, enable
192 * forwarding of unknown unicasts, and enable DSA tagging
193 * mode.
194 *
195 * If this is the link to another switch, use DSA tagging
196 * mode, but do not enable forwarding of unknown unicasts.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000197 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000198 val = 0x0433;
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000199 if (p == dsa_upstream_port(ds)) {
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000200 val |= 0x0104;
Barry Grussling3675c8d2013-01-08 16:05:53 +0000201 /* On 6085, unknown multicast forward is controlled
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000202 * here rather than in Port Control 2 register.
203 */
204 if (ps->id == ID_6085)
205 val |= 0x0008;
206 }
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000207 if (ds->dsa_port_mask & (1 << p))
208 val |= 0x0100;
209 REG_WRITE(addr, 0x04, val);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000210
Barry Grussling3675c8d2013-01-08 16:05:53 +0000211 /* Port Control 2: don't force a good FCS, don't use
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000212 * VLAN-based, source address-based or destination
213 * address-based priority overrides, don't let the switch
214 * add or strip 802.1q tags, don't discard tagged or
215 * untagged frames on this port, do a destination address
216 * lookup on received packets as usual, don't send a copy
217 * of all transmitted/received frames on this port to the
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000218 * CPU, and configure the upstream port number.
219 *
220 * If this is the upstream port for this switch, enable
221 * forwarding of unknown multicast addresses.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000222 */
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000223 if (ps->id == ID_6085)
Barry Grussling3675c8d2013-01-08 16:05:53 +0000224 /* on 6085, bits 3:0 are reserved, bit 6 control ARP
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000225 * mirroring, and multicast forward is handled in
226 * Port Control register.
227 */
228 REG_WRITE(addr, 0x08, 0x0080);
229 else {
230 val = 0x0080 | dsa_upstream_port(ds);
231 if (p == dsa_upstream_port(ds))
232 val |= 0x0040;
233 REG_WRITE(addr, 0x08, val);
234 }
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000235
Barry Grussling3675c8d2013-01-08 16:05:53 +0000236 /* Rate Control: disable ingress rate limiting. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000237 REG_WRITE(addr, 0x09, 0x0000);
238
Barry Grussling3675c8d2013-01-08 16:05:53 +0000239 /* Rate Control 2: disable egress rate limiting. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000240 REG_WRITE(addr, 0x0a, 0x0000);
241
Barry Grussling3675c8d2013-01-08 16:05:53 +0000242 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000243 * of packets, add the address to the address database using
244 * a port bitmap that has only the bit for this port set and
245 * the other bits clear.
246 */
247 REG_WRITE(addr, 0x0b, 1 << p);
248
Barry Grussling3675c8d2013-01-08 16:05:53 +0000249 /* Tag Remap: use an identity 802.1p prio -> switch prio
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000250 * mapping.
251 */
252 REG_WRITE(addr, 0x18, 0x3210);
253
Barry Grussling3675c8d2013-01-08 16:05:53 +0000254 /* Tag Remap 2: use an identity 802.1p prio -> switch prio
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000255 * mapping.
256 */
257 REG_WRITE(addr, 0x19, 0x7654);
258
Guenter Roeck0d65da42015-04-02 04:06:29 +0200259 return mv88e6xxx_setup_port_common(ds, p);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000260}
261
262static int mv88e6131_setup(struct dsa_switch *ds)
263{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000264 int i;
265 int ret;
266
Guenter Roeck0d65da42015-04-02 04:06:29 +0200267 ret = mv88e6xxx_setup_common(ds);
268 if (ret < 0)
269 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000270
Guenter Roeck0d65da42015-04-02 04:06:29 +0200271 mv88e6xxx_ppu_state_init(ds);
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000272
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000273 ret = mv88e6131_switch_reset(ds);
274 if (ret < 0)
275 return ret;
276
277 /* @@@ initialise vtu and atu */
278
279 ret = mv88e6131_setup_global(ds);
280 if (ret < 0)
281 return ret;
282
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000283 for (i = 0; i < 11; i++) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000284 ret = mv88e6131_setup_port(ds, i);
285 if (ret < 0)
286 return ret;
287 }
288
289 return 0;
290}
291
292static int mv88e6131_port_to_phy_addr(int port)
293{
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000294 if (port >= 0 && port <= 11)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000295 return port;
296 return -1;
297}
298
299static int
300mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
301{
302 int addr = mv88e6131_port_to_phy_addr(port);
303 return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
304}
305
306static int
307mv88e6131_phy_write(struct dsa_switch *ds,
308 int port, int regnum, u16 val)
309{
310 int addr = mv88e6131_port_to_phy_addr(port);
311 return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
312}
313
314static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
315 { "in_good_octets", 8, 0x00, },
316 { "in_bad_octets", 4, 0x02, },
317 { "in_unicast", 4, 0x04, },
318 { "in_broadcasts", 4, 0x06, },
319 { "in_multicasts", 4, 0x07, },
320 { "in_pause", 4, 0x16, },
321 { "in_undersize", 4, 0x18, },
322 { "in_fragments", 4, 0x19, },
323 { "in_oversize", 4, 0x1a, },
324 { "in_jabber", 4, 0x1b, },
325 { "in_rx_error", 4, 0x1c, },
326 { "in_fcs_error", 4, 0x1d, },
327 { "out_octets", 8, 0x0e, },
328 { "out_unicast", 4, 0x10, },
329 { "out_broadcasts", 4, 0x13, },
330 { "out_multicasts", 4, 0x12, },
331 { "out_pause", 4, 0x15, },
332 { "excessive", 4, 0x11, },
333 { "collisions", 4, 0x1e, },
334 { "deferred", 4, 0x05, },
335 { "single", 4, 0x14, },
336 { "multiple", 4, 0x17, },
337 { "out_fcs_error", 4, 0x03, },
338 { "late", 4, 0x1f, },
339 { "hist_64bytes", 4, 0x08, },
340 { "hist_65_127bytes", 4, 0x09, },
341 { "hist_128_255bytes", 4, 0x0a, },
342 { "hist_256_511bytes", 4, 0x0b, },
343 { "hist_512_1023bytes", 4, 0x0c, },
344 { "hist_1024_max_bytes", 4, 0x0d, },
345};
346
347static void
348mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
349{
350 mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
351 mv88e6131_hw_stats, port, data);
352}
353
354static void
355mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
356 int port, uint64_t *data)
357{
358 mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
359 mv88e6131_hw_stats, port, data);
360}
361
362static int mv88e6131_get_sset_count(struct dsa_switch *ds)
363{
364 return ARRAY_SIZE(mv88e6131_hw_stats);
365}
366
Ben Hutchings98e67302011-11-25 14:36:19 +0000367struct dsa_switch_driver mv88e6131_switch_driver = {
Florian Fainelliac7a04c2014-09-11 21:18:09 -0700368 .tag_protocol = DSA_TAG_PROTO_DSA,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000369 .priv_size = sizeof(struct mv88e6xxx_priv_state),
370 .probe = mv88e6131_probe,
371 .setup = mv88e6131_setup,
372 .set_addr = mv88e6xxx_set_addr_direct,
373 .phy_read = mv88e6131_phy_read,
374 .phy_write = mv88e6131_phy_write,
375 .poll_link = mv88e6xxx_poll_link,
376 .get_strings = mv88e6131_get_strings,
377 .get_ethtool_stats = mv88e6131_get_ethtool_stats,
378 .get_sset_count = mv88e6131_get_sset_count,
379};
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000380
381MODULE_ALIAS("platform:mv88e6085");
382MODULE_ALIAS("platform:mv88e6095");
383MODULE_ALIAS("platform:mv88e6095f");
384MODULE_ALIAS("platform:mv88e6131");