Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 1 | /* |
| 2 | * tegra30_ahub.c - Tegra30 AHUB driver |
| 3 | * |
| 4 | * Copyright (c) 2011,2012, NVIDIA CORPORATION. All rights reserved. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | */ |
| 18 | |
| 19 | #include <linux/clk.h> |
| 20 | #include <linux/device.h> |
| 21 | #include <linux/io.h> |
| 22 | #include <linux/module.h> |
| 23 | #include <linux/of_platform.h> |
| 24 | #include <linux/platform_device.h> |
| 25 | #include <linux/pm_runtime.h> |
| 26 | #include <linux/regmap.h> |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 27 | #include <linux/reset.h> |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 28 | #include <linux/slab.h> |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 29 | #include <sound/soc.h> |
| 30 | #include "tegra30_ahub.h" |
| 31 | |
| 32 | #define DRV_NAME "tegra30-ahub" |
| 33 | |
| 34 | static struct tegra30_ahub *ahub; |
| 35 | |
| 36 | static inline void tegra30_apbif_write(u32 reg, u32 val) |
| 37 | { |
| 38 | regmap_write(ahub->regmap_apbif, reg, val); |
| 39 | } |
| 40 | |
| 41 | static inline u32 tegra30_apbif_read(u32 reg) |
| 42 | { |
| 43 | u32 val; |
| 44 | regmap_read(ahub->regmap_apbif, reg, &val); |
| 45 | return val; |
| 46 | } |
| 47 | |
| 48 | static inline void tegra30_audio_write(u32 reg, u32 val) |
| 49 | { |
| 50 | regmap_write(ahub->regmap_ahub, reg, val); |
| 51 | } |
| 52 | |
| 53 | static int tegra30_ahub_runtime_suspend(struct device *dev) |
| 54 | { |
| 55 | regcache_cache_only(ahub->regmap_apbif, true); |
| 56 | regcache_cache_only(ahub->regmap_ahub, true); |
| 57 | |
Prashant Gaikwad | 65d2bdd | 2012-06-05 09:59:42 +0530 | [diff] [blame] | 58 | clk_disable_unprepare(ahub->clk_apbif); |
| 59 | clk_disable_unprepare(ahub->clk_d_audio); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 60 | |
| 61 | return 0; |
| 62 | } |
| 63 | |
| 64 | /* |
| 65 | * clk_apbif isn't required for an I2S<->I2S configuration where no PCM data |
| 66 | * is read from or sent to memory. However, that's not something the rest of |
| 67 | * the driver supports right now, so we'll just treat the two clocks as one |
| 68 | * for now. |
| 69 | * |
| 70 | * These functions should not be a plain ref-count. Instead, each active stream |
| 71 | * contributes some requirement to the minimum clock rate, so starting or |
| 72 | * stopping streams should dynamically adjust the clock as required. However, |
| 73 | * this is not yet implemented. |
| 74 | */ |
| 75 | static int tegra30_ahub_runtime_resume(struct device *dev) |
| 76 | { |
| 77 | int ret; |
| 78 | |
Prashant Gaikwad | 65d2bdd | 2012-06-05 09:59:42 +0530 | [diff] [blame] | 79 | ret = clk_prepare_enable(ahub->clk_d_audio); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 80 | if (ret) { |
| 81 | dev_err(dev, "clk_enable d_audio failed: %d\n", ret); |
| 82 | return ret; |
| 83 | } |
Prashant Gaikwad | 65d2bdd | 2012-06-05 09:59:42 +0530 | [diff] [blame] | 84 | ret = clk_prepare_enable(ahub->clk_apbif); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 85 | if (ret) { |
| 86 | dev_err(dev, "clk_enable apbif failed: %d\n", ret); |
| 87 | clk_disable(ahub->clk_d_audio); |
| 88 | return ret; |
| 89 | } |
| 90 | |
| 91 | regcache_cache_only(ahub->regmap_apbif, false); |
| 92 | regcache_cache_only(ahub->regmap_ahub, false); |
| 93 | |
| 94 | return 0; |
| 95 | } |
| 96 | |
| 97 | int tegra30_ahub_allocate_rx_fifo(enum tegra30_ahub_rxcif *rxcif, |
Stephen Warren | 5608bd3 | 2013-11-11 15:21:01 -0700 | [diff] [blame] | 98 | char *dmachan, int dmachan_len, |
| 99 | dma_addr_t *fiforeg) |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 100 | { |
| 101 | int channel; |
| 102 | u32 reg, val; |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 103 | struct tegra30_ahub_cif_conf cif_conf; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 104 | |
| 105 | channel = find_first_zero_bit(ahub->rx_usage, |
| 106 | TEGRA30_AHUB_CHANNEL_CTRL_COUNT); |
| 107 | if (channel >= TEGRA30_AHUB_CHANNEL_CTRL_COUNT) |
| 108 | return -EBUSY; |
| 109 | |
| 110 | __set_bit(channel, ahub->rx_usage); |
| 111 | |
| 112 | *rxcif = TEGRA30_AHUB_RXCIF_APBIF_RX0 + channel; |
Stephen Warren | 5608bd3 | 2013-11-11 15:21:01 -0700 | [diff] [blame] | 113 | snprintf(dmachan, dmachan_len, "rx%d", channel); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 114 | *fiforeg = ahub->apbif_addr + TEGRA30_AHUB_CHANNEL_RXFIFO + |
| 115 | (channel * TEGRA30_AHUB_CHANNEL_RXFIFO_STRIDE); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 116 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 117 | pm_runtime_get_sync(ahub->dev); |
| 118 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 119 | reg = TEGRA30_AHUB_CHANNEL_CTRL + |
| 120 | (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE); |
| 121 | val = tegra30_apbif_read(reg); |
| 122 | val &= ~(TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_MASK | |
| 123 | TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_MASK); |
| 124 | val |= (7 << TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_SHIFT) | |
| 125 | TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_EN | |
| 126 | TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_16; |
| 127 | tegra30_apbif_write(reg, val); |
| 128 | |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 129 | cif_conf.threshold = 0; |
| 130 | cif_conf.audio_channels = 2; |
| 131 | cif_conf.client_channels = 2; |
| 132 | cif_conf.audio_bits = TEGRA30_AUDIOCIF_BITS_16; |
| 133 | cif_conf.client_bits = TEGRA30_AUDIOCIF_BITS_16; |
| 134 | cif_conf.expand = 0; |
| 135 | cif_conf.stereo_conv = 0; |
| 136 | cif_conf.replicate = 0; |
| 137 | cif_conf.direction = TEGRA30_AUDIOCIF_DIRECTION_RX; |
| 138 | cif_conf.truncate = 0; |
| 139 | cif_conf.mono_conv = 0; |
| 140 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 141 | reg = TEGRA30_AHUB_CIF_RX_CTRL + |
| 142 | (channel * TEGRA30_AHUB_CIF_RX_CTRL_STRIDE); |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 143 | ahub->soc_data->set_audio_cif(ahub->regmap_apbif, reg, &cif_conf); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 144 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 145 | pm_runtime_put(ahub->dev); |
| 146 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 147 | return 0; |
| 148 | } |
| 149 | EXPORT_SYMBOL_GPL(tegra30_ahub_allocate_rx_fifo); |
| 150 | |
| 151 | int tegra30_ahub_enable_rx_fifo(enum tegra30_ahub_rxcif rxcif) |
| 152 | { |
| 153 | int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0; |
| 154 | int reg, val; |
| 155 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 156 | pm_runtime_get_sync(ahub->dev); |
| 157 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 158 | reg = TEGRA30_AHUB_CHANNEL_CTRL + |
| 159 | (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE); |
| 160 | val = tegra30_apbif_read(reg); |
| 161 | val |= TEGRA30_AHUB_CHANNEL_CTRL_RX_EN; |
| 162 | tegra30_apbif_write(reg, val); |
| 163 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 164 | pm_runtime_put(ahub->dev); |
| 165 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 166 | return 0; |
| 167 | } |
| 168 | EXPORT_SYMBOL_GPL(tegra30_ahub_enable_rx_fifo); |
| 169 | |
| 170 | int tegra30_ahub_disable_rx_fifo(enum tegra30_ahub_rxcif rxcif) |
| 171 | { |
| 172 | int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0; |
| 173 | int reg, val; |
| 174 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 175 | pm_runtime_get_sync(ahub->dev); |
| 176 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 177 | reg = TEGRA30_AHUB_CHANNEL_CTRL + |
| 178 | (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE); |
| 179 | val = tegra30_apbif_read(reg); |
| 180 | val &= ~TEGRA30_AHUB_CHANNEL_CTRL_RX_EN; |
| 181 | tegra30_apbif_write(reg, val); |
| 182 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 183 | pm_runtime_put(ahub->dev); |
| 184 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 185 | return 0; |
| 186 | } |
| 187 | EXPORT_SYMBOL_GPL(tegra30_ahub_disable_rx_fifo); |
| 188 | |
| 189 | int tegra30_ahub_free_rx_fifo(enum tegra30_ahub_rxcif rxcif) |
| 190 | { |
| 191 | int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0; |
| 192 | |
| 193 | __clear_bit(channel, ahub->rx_usage); |
| 194 | |
| 195 | return 0; |
| 196 | } |
| 197 | EXPORT_SYMBOL_GPL(tegra30_ahub_free_rx_fifo); |
| 198 | |
| 199 | int tegra30_ahub_allocate_tx_fifo(enum tegra30_ahub_txcif *txcif, |
Stephen Warren | 5608bd3 | 2013-11-11 15:21:01 -0700 | [diff] [blame] | 200 | char *dmachan, int dmachan_len, |
| 201 | dma_addr_t *fiforeg) |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 202 | { |
| 203 | int channel; |
| 204 | u32 reg, val; |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 205 | struct tegra30_ahub_cif_conf cif_conf; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 206 | |
| 207 | channel = find_first_zero_bit(ahub->tx_usage, |
| 208 | TEGRA30_AHUB_CHANNEL_CTRL_COUNT); |
| 209 | if (channel >= TEGRA30_AHUB_CHANNEL_CTRL_COUNT) |
| 210 | return -EBUSY; |
| 211 | |
| 212 | __set_bit(channel, ahub->tx_usage); |
| 213 | |
| 214 | *txcif = TEGRA30_AHUB_TXCIF_APBIF_TX0 + channel; |
Stephen Warren | 5608bd3 | 2013-11-11 15:21:01 -0700 | [diff] [blame] | 215 | snprintf(dmachan, dmachan_len, "tx%d", channel); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 216 | *fiforeg = ahub->apbif_addr + TEGRA30_AHUB_CHANNEL_TXFIFO + |
| 217 | (channel * TEGRA30_AHUB_CHANNEL_TXFIFO_STRIDE); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 218 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 219 | pm_runtime_get_sync(ahub->dev); |
| 220 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 221 | reg = TEGRA30_AHUB_CHANNEL_CTRL + |
| 222 | (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE); |
| 223 | val = tegra30_apbif_read(reg); |
| 224 | val &= ~(TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_MASK | |
| 225 | TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_MASK); |
| 226 | val |= (7 << TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_SHIFT) | |
| 227 | TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_EN | |
| 228 | TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_16; |
| 229 | tegra30_apbif_write(reg, val); |
| 230 | |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 231 | cif_conf.threshold = 0; |
| 232 | cif_conf.audio_channels = 2; |
| 233 | cif_conf.client_channels = 2; |
| 234 | cif_conf.audio_bits = TEGRA30_AUDIOCIF_BITS_16; |
| 235 | cif_conf.client_bits = TEGRA30_AUDIOCIF_BITS_16; |
| 236 | cif_conf.expand = 0; |
| 237 | cif_conf.stereo_conv = 0; |
| 238 | cif_conf.replicate = 0; |
| 239 | cif_conf.direction = TEGRA30_AUDIOCIF_DIRECTION_TX; |
| 240 | cif_conf.truncate = 0; |
| 241 | cif_conf.mono_conv = 0; |
| 242 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 243 | reg = TEGRA30_AHUB_CIF_TX_CTRL + |
| 244 | (channel * TEGRA30_AHUB_CIF_TX_CTRL_STRIDE); |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 245 | ahub->soc_data->set_audio_cif(ahub->regmap_apbif, reg, &cif_conf); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 246 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 247 | pm_runtime_put(ahub->dev); |
| 248 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 249 | return 0; |
| 250 | } |
| 251 | EXPORT_SYMBOL_GPL(tegra30_ahub_allocate_tx_fifo); |
| 252 | |
| 253 | int tegra30_ahub_enable_tx_fifo(enum tegra30_ahub_txcif txcif) |
| 254 | { |
| 255 | int channel = txcif - TEGRA30_AHUB_TXCIF_APBIF_TX0; |
| 256 | int reg, val; |
| 257 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 258 | pm_runtime_get_sync(ahub->dev); |
| 259 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 260 | reg = TEGRA30_AHUB_CHANNEL_CTRL + |
| 261 | (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE); |
| 262 | val = tegra30_apbif_read(reg); |
| 263 | val |= TEGRA30_AHUB_CHANNEL_CTRL_TX_EN; |
| 264 | tegra30_apbif_write(reg, val); |
| 265 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 266 | pm_runtime_put(ahub->dev); |
| 267 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 268 | return 0; |
| 269 | } |
| 270 | EXPORT_SYMBOL_GPL(tegra30_ahub_enable_tx_fifo); |
| 271 | |
| 272 | int tegra30_ahub_disable_tx_fifo(enum tegra30_ahub_txcif txcif) |
| 273 | { |
| 274 | int channel = txcif - TEGRA30_AHUB_TXCIF_APBIF_TX0; |
| 275 | int reg, val; |
| 276 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 277 | pm_runtime_get_sync(ahub->dev); |
| 278 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 279 | reg = TEGRA30_AHUB_CHANNEL_CTRL + |
| 280 | (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE); |
| 281 | val = tegra30_apbif_read(reg); |
| 282 | val &= ~TEGRA30_AHUB_CHANNEL_CTRL_TX_EN; |
| 283 | tegra30_apbif_write(reg, val); |
| 284 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 285 | pm_runtime_put(ahub->dev); |
| 286 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 287 | return 0; |
| 288 | } |
| 289 | EXPORT_SYMBOL_GPL(tegra30_ahub_disable_tx_fifo); |
| 290 | |
| 291 | int tegra30_ahub_free_tx_fifo(enum tegra30_ahub_txcif txcif) |
| 292 | { |
| 293 | int channel = txcif - TEGRA30_AHUB_TXCIF_APBIF_TX0; |
| 294 | |
| 295 | __clear_bit(channel, ahub->tx_usage); |
| 296 | |
| 297 | return 0; |
| 298 | } |
| 299 | EXPORT_SYMBOL_GPL(tegra30_ahub_free_tx_fifo); |
| 300 | |
| 301 | int tegra30_ahub_set_rx_cif_source(enum tegra30_ahub_rxcif rxcif, |
| 302 | enum tegra30_ahub_txcif txcif) |
| 303 | { |
| 304 | int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0; |
| 305 | int reg; |
| 306 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 307 | pm_runtime_get_sync(ahub->dev); |
| 308 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 309 | reg = TEGRA30_AHUB_AUDIO_RX + |
| 310 | (channel * TEGRA30_AHUB_AUDIO_RX_STRIDE); |
| 311 | tegra30_audio_write(reg, 1 << txcif); |
| 312 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 313 | pm_runtime_put(ahub->dev); |
| 314 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 315 | return 0; |
| 316 | } |
| 317 | EXPORT_SYMBOL_GPL(tegra30_ahub_set_rx_cif_source); |
| 318 | |
| 319 | int tegra30_ahub_unset_rx_cif_source(enum tegra30_ahub_rxcif rxcif) |
| 320 | { |
| 321 | int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0; |
| 322 | int reg; |
| 323 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 324 | pm_runtime_get_sync(ahub->dev); |
| 325 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 326 | reg = TEGRA30_AHUB_AUDIO_RX + |
| 327 | (channel * TEGRA30_AHUB_AUDIO_RX_STRIDE); |
| 328 | tegra30_audio_write(reg, 0); |
| 329 | |
Stephen Warren | 768db0b | 2013-11-15 11:29:45 -0700 | [diff] [blame] | 330 | pm_runtime_put(ahub->dev); |
| 331 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 332 | return 0; |
| 333 | } |
| 334 | EXPORT_SYMBOL_GPL(tegra30_ahub_unset_rx_cif_source); |
| 335 | |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 336 | #define MOD_LIST_MASK_TEGRA30 BIT(0) |
| 337 | #define MOD_LIST_MASK_TEGRA114 BIT(1) |
Stephen Warren | f1d6ff7 | 2013-12-04 11:13:01 -0700 | [diff] [blame] | 338 | #define MOD_LIST_MASK_TEGRA124 BIT(2) |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 339 | |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 340 | #define MOD_LIST_MASK_TEGRA30_OR_LATER \ |
Stephen Warren | f1d6ff7 | 2013-12-04 11:13:01 -0700 | [diff] [blame] | 341 | (MOD_LIST_MASK_TEGRA30 | MOD_LIST_MASK_TEGRA114 | \ |
| 342 | MOD_LIST_MASK_TEGRA124) |
| 343 | #define MOD_LIST_MASK_TEGRA114_OR_LATER \ |
| 344 | (MOD_LIST_MASK_TEGRA114 | MOD_LIST_MASK_TEGRA124) |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 345 | |
| 346 | static const struct { |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 347 | const char *rst_name; |
| 348 | u32 mod_list_mask; |
| 349 | } configlink_mods[] = { |
| 350 | { "i2s0", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 351 | { "i2s1", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 352 | { "i2s2", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 353 | { "i2s3", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 354 | { "i2s4", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 355 | { "dam0", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 356 | { "dam1", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 357 | { "dam2", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
| 358 | { "spdif", MOD_LIST_MASK_TEGRA30_OR_LATER }, |
Stephen Warren | f1d6ff7 | 2013-12-04 11:13:01 -0700 | [diff] [blame] | 359 | { "amx", MOD_LIST_MASK_TEGRA114_OR_LATER }, |
| 360 | { "adx", MOD_LIST_MASK_TEGRA114_OR_LATER }, |
| 361 | { "amx1", MOD_LIST_MASK_TEGRA124 }, |
| 362 | { "adx1", MOD_LIST_MASK_TEGRA124 }, |
| 363 | { "afc0", MOD_LIST_MASK_TEGRA124 }, |
| 364 | { "afc1", MOD_LIST_MASK_TEGRA124 }, |
| 365 | { "afc2", MOD_LIST_MASK_TEGRA124 }, |
| 366 | { "afc3", MOD_LIST_MASK_TEGRA124 }, |
| 367 | { "afc4", MOD_LIST_MASK_TEGRA124 }, |
| 368 | { "afc5", MOD_LIST_MASK_TEGRA124 }, |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 369 | }; |
| 370 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 371 | #define LAST_REG(name) \ |
| 372 | (TEGRA30_AHUB_##name + \ |
| 373 | (TEGRA30_AHUB_##name##_STRIDE * TEGRA30_AHUB_##name##_COUNT) - 4) |
| 374 | |
| 375 | #define REG_IN_ARRAY(reg, name) \ |
| 376 | ((reg >= TEGRA30_AHUB_##name) && \ |
| 377 | (reg <= LAST_REG(name) && \ |
| 378 | (!((reg - TEGRA30_AHUB_##name) % TEGRA30_AHUB_##name##_STRIDE)))) |
| 379 | |
| 380 | static bool tegra30_ahub_apbif_wr_rd_reg(struct device *dev, unsigned int reg) |
| 381 | { |
| 382 | switch (reg) { |
| 383 | case TEGRA30_AHUB_CONFIG_LINK_CTRL: |
| 384 | case TEGRA30_AHUB_MISC_CTRL: |
| 385 | case TEGRA30_AHUB_APBDMA_LIVE_STATUS: |
| 386 | case TEGRA30_AHUB_I2S_LIVE_STATUS: |
| 387 | case TEGRA30_AHUB_SPDIF_LIVE_STATUS: |
| 388 | case TEGRA30_AHUB_I2S_INT_MASK: |
| 389 | case TEGRA30_AHUB_DAM_INT_MASK: |
| 390 | case TEGRA30_AHUB_SPDIF_INT_MASK: |
| 391 | case TEGRA30_AHUB_APBIF_INT_MASK: |
| 392 | case TEGRA30_AHUB_I2S_INT_STATUS: |
| 393 | case TEGRA30_AHUB_DAM_INT_STATUS: |
| 394 | case TEGRA30_AHUB_SPDIF_INT_STATUS: |
| 395 | case TEGRA30_AHUB_APBIF_INT_STATUS: |
| 396 | case TEGRA30_AHUB_I2S_INT_SOURCE: |
| 397 | case TEGRA30_AHUB_DAM_INT_SOURCE: |
| 398 | case TEGRA30_AHUB_SPDIF_INT_SOURCE: |
| 399 | case TEGRA30_AHUB_APBIF_INT_SOURCE: |
| 400 | case TEGRA30_AHUB_I2S_INT_SET: |
| 401 | case TEGRA30_AHUB_DAM_INT_SET: |
| 402 | case TEGRA30_AHUB_SPDIF_INT_SET: |
| 403 | case TEGRA30_AHUB_APBIF_INT_SET: |
| 404 | return true; |
| 405 | default: |
| 406 | break; |
Joe Perches | 1d198f2 | 2013-10-08 15:55:45 -0700 | [diff] [blame] | 407 | } |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 408 | |
| 409 | if (REG_IN_ARRAY(reg, CHANNEL_CTRL) || |
| 410 | REG_IN_ARRAY(reg, CHANNEL_CLEAR) || |
| 411 | REG_IN_ARRAY(reg, CHANNEL_STATUS) || |
| 412 | REG_IN_ARRAY(reg, CHANNEL_TXFIFO) || |
| 413 | REG_IN_ARRAY(reg, CHANNEL_RXFIFO) || |
| 414 | REG_IN_ARRAY(reg, CIF_TX_CTRL) || |
| 415 | REG_IN_ARRAY(reg, CIF_RX_CTRL) || |
| 416 | REG_IN_ARRAY(reg, DAM_LIVE_STATUS)) |
| 417 | return true; |
| 418 | |
| 419 | return false; |
| 420 | } |
| 421 | |
| 422 | static bool tegra30_ahub_apbif_volatile_reg(struct device *dev, |
| 423 | unsigned int reg) |
| 424 | { |
| 425 | switch (reg) { |
| 426 | case TEGRA30_AHUB_CONFIG_LINK_CTRL: |
| 427 | case TEGRA30_AHUB_MISC_CTRL: |
| 428 | case TEGRA30_AHUB_APBDMA_LIVE_STATUS: |
| 429 | case TEGRA30_AHUB_I2S_LIVE_STATUS: |
| 430 | case TEGRA30_AHUB_SPDIF_LIVE_STATUS: |
| 431 | case TEGRA30_AHUB_I2S_INT_STATUS: |
| 432 | case TEGRA30_AHUB_DAM_INT_STATUS: |
| 433 | case TEGRA30_AHUB_SPDIF_INT_STATUS: |
| 434 | case TEGRA30_AHUB_APBIF_INT_STATUS: |
| 435 | case TEGRA30_AHUB_I2S_INT_SET: |
| 436 | case TEGRA30_AHUB_DAM_INT_SET: |
| 437 | case TEGRA30_AHUB_SPDIF_INT_SET: |
| 438 | case TEGRA30_AHUB_APBIF_INT_SET: |
| 439 | return true; |
| 440 | default: |
| 441 | break; |
Joe Perches | 1d198f2 | 2013-10-08 15:55:45 -0700 | [diff] [blame] | 442 | } |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 443 | |
| 444 | if (REG_IN_ARRAY(reg, CHANNEL_CLEAR) || |
| 445 | REG_IN_ARRAY(reg, CHANNEL_STATUS) || |
| 446 | REG_IN_ARRAY(reg, CHANNEL_TXFIFO) || |
| 447 | REG_IN_ARRAY(reg, CHANNEL_RXFIFO) || |
| 448 | REG_IN_ARRAY(reg, DAM_LIVE_STATUS)) |
| 449 | return true; |
| 450 | |
| 451 | return false; |
| 452 | } |
| 453 | |
| 454 | static bool tegra30_ahub_apbif_precious_reg(struct device *dev, |
| 455 | unsigned int reg) |
| 456 | { |
| 457 | if (REG_IN_ARRAY(reg, CHANNEL_TXFIFO) || |
| 458 | REG_IN_ARRAY(reg, CHANNEL_RXFIFO)) |
| 459 | return true; |
| 460 | |
| 461 | return false; |
| 462 | } |
| 463 | |
| 464 | static const struct regmap_config tegra30_ahub_apbif_regmap_config = { |
| 465 | .name = "apbif", |
| 466 | .reg_bits = 32, |
| 467 | .val_bits = 32, |
| 468 | .reg_stride = 4, |
| 469 | .max_register = TEGRA30_AHUB_APBIF_INT_SET, |
| 470 | .writeable_reg = tegra30_ahub_apbif_wr_rd_reg, |
| 471 | .readable_reg = tegra30_ahub_apbif_wr_rd_reg, |
| 472 | .volatile_reg = tegra30_ahub_apbif_volatile_reg, |
| 473 | .precious_reg = tegra30_ahub_apbif_precious_reg, |
Dylan Reid | 591d14f | 2014-03-17 22:08:49 -0700 | [diff] [blame] | 474 | .cache_type = REGCACHE_FLAT, |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 475 | }; |
| 476 | |
| 477 | static bool tegra30_ahub_ahub_wr_rd_reg(struct device *dev, unsigned int reg) |
| 478 | { |
| 479 | if (REG_IN_ARRAY(reg, AUDIO_RX)) |
| 480 | return true; |
| 481 | |
| 482 | return false; |
| 483 | } |
| 484 | |
| 485 | static const struct regmap_config tegra30_ahub_ahub_regmap_config = { |
| 486 | .name = "ahub", |
| 487 | .reg_bits = 32, |
| 488 | .val_bits = 32, |
| 489 | .reg_stride = 4, |
| 490 | .max_register = LAST_REG(AUDIO_RX), |
| 491 | .writeable_reg = tegra30_ahub_ahub_wr_rd_reg, |
| 492 | .readable_reg = tegra30_ahub_ahub_wr_rd_reg, |
Dylan Reid | 591d14f | 2014-03-17 22:08:49 -0700 | [diff] [blame] | 493 | .cache_type = REGCACHE_FLAT, |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 494 | }; |
| 495 | |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 496 | static struct tegra30_ahub_soc_data soc_data_tegra30 = { |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 497 | .mod_list_mask = MOD_LIST_MASK_TEGRA30, |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 498 | .set_audio_cif = tegra30_ahub_set_cif, |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 499 | }; |
| 500 | |
| 501 | static struct tegra30_ahub_soc_data soc_data_tegra114 = { |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 502 | .mod_list_mask = MOD_LIST_MASK_TEGRA114, |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 503 | .set_audio_cif = tegra30_ahub_set_cif, |
| 504 | }; |
| 505 | |
| 506 | static struct tegra30_ahub_soc_data soc_data_tegra124 = { |
Stephen Warren | f1d6ff7 | 2013-12-04 11:13:01 -0700 | [diff] [blame] | 507 | .mod_list_mask = MOD_LIST_MASK_TEGRA124, |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 508 | .set_audio_cif = tegra124_ahub_set_cif, |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 509 | }; |
| 510 | |
| 511 | static const struct of_device_id tegra30_ahub_of_match[] = { |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 512 | { .compatible = "nvidia,tegra124-ahub", .data = &soc_data_tegra124 }, |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 513 | { .compatible = "nvidia,tegra114-ahub", .data = &soc_data_tegra114 }, |
| 514 | { .compatible = "nvidia,tegra30-ahub", .data = &soc_data_tegra30 }, |
| 515 | {}, |
| 516 | }; |
| 517 | |
Bill Pemberton | 4652a0d | 2012-12-07 09:26:33 -0500 | [diff] [blame] | 518 | static int tegra30_ahub_probe(struct platform_device *pdev) |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 519 | { |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 520 | const struct of_device_id *match; |
| 521 | const struct tegra30_ahub_soc_data *soc_data; |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 522 | struct reset_control *rst; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 523 | int i; |
| 524 | struct resource *res0, *res1, *region; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 525 | void __iomem *regs_apbif, *regs_ahub; |
| 526 | int ret = 0; |
| 527 | |
| 528 | if (ahub) |
| 529 | return -ENODEV; |
| 530 | |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 531 | match = of_match_device(tegra30_ahub_of_match, &pdev->dev); |
| 532 | if (!match) |
| 533 | return -EINVAL; |
| 534 | soc_data = match->data; |
| 535 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 536 | /* |
| 537 | * The AHUB hosts a register bus: the "configlink". For this to |
| 538 | * operate correctly, all devices on this bus must be out of reset. |
| 539 | * Ensure that here. |
| 540 | */ |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 541 | for (i = 0; i < ARRAY_SIZE(configlink_mods); i++) { |
| 542 | if (!(configlink_mods[i].mod_list_mask & |
| 543 | soc_data->mod_list_mask)) |
Stephen Warren | 95d3607 | 2013-03-21 13:56:41 -0600 | [diff] [blame] | 544 | continue; |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 545 | |
| 546 | rst = reset_control_get(&pdev->dev, |
| 547 | configlink_mods[i].rst_name); |
| 548 | if (IS_ERR(rst)) { |
| 549 | dev_err(&pdev->dev, "Can't get reset %s\n", |
| 550 | configlink_mods[i].rst_name); |
| 551 | ret = PTR_ERR(rst); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 552 | goto err; |
| 553 | } |
Stephen Warren | 5185e0a | 2013-11-06 15:18:22 -0700 | [diff] [blame] | 554 | |
| 555 | ret = reset_control_deassert(rst); |
| 556 | reset_control_put(rst); |
| 557 | if (ret) |
| 558 | goto err; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 559 | } |
| 560 | |
| 561 | ahub = devm_kzalloc(&pdev->dev, sizeof(struct tegra30_ahub), |
| 562 | GFP_KERNEL); |
| 563 | if (!ahub) { |
| 564 | dev_err(&pdev->dev, "Can't allocate tegra30_ahub\n"); |
| 565 | ret = -ENOMEM; |
| 566 | goto err; |
| 567 | } |
| 568 | dev_set_drvdata(&pdev->dev, ahub); |
| 569 | |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 570 | ahub->soc_data = soc_data; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 571 | ahub->dev = &pdev->dev; |
| 572 | |
| 573 | ahub->clk_d_audio = clk_get(&pdev->dev, "d_audio"); |
| 574 | if (IS_ERR(ahub->clk_d_audio)) { |
| 575 | dev_err(&pdev->dev, "Can't retrieve ahub d_audio clock\n"); |
| 576 | ret = PTR_ERR(ahub->clk_d_audio); |
| 577 | goto err; |
| 578 | } |
| 579 | |
| 580 | ahub->clk_apbif = clk_get(&pdev->dev, "apbif"); |
| 581 | if (IS_ERR(ahub->clk_apbif)) { |
| 582 | dev_err(&pdev->dev, "Can't retrieve ahub apbif clock\n"); |
| 583 | ret = PTR_ERR(ahub->clk_apbif); |
| 584 | goto err_clk_put_d_audio; |
| 585 | } |
| 586 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 587 | res0 = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 588 | if (!res0) { |
| 589 | dev_err(&pdev->dev, "No apbif memory resource\n"); |
| 590 | ret = -ENODEV; |
| 591 | goto err_clk_put_apbif; |
| 592 | } |
| 593 | |
| 594 | region = devm_request_mem_region(&pdev->dev, res0->start, |
| 595 | resource_size(res0), DRV_NAME); |
| 596 | if (!region) { |
| 597 | dev_err(&pdev->dev, "request region apbif failed\n"); |
| 598 | ret = -EBUSY; |
| 599 | goto err_clk_put_apbif; |
| 600 | } |
| 601 | ahub->apbif_addr = res0->start; |
| 602 | |
| 603 | regs_apbif = devm_ioremap(&pdev->dev, res0->start, |
| 604 | resource_size(res0)); |
| 605 | if (!regs_apbif) { |
| 606 | dev_err(&pdev->dev, "ioremap apbif failed\n"); |
| 607 | ret = -ENOMEM; |
| 608 | goto err_clk_put_apbif; |
| 609 | } |
| 610 | |
| 611 | ahub->regmap_apbif = devm_regmap_init_mmio(&pdev->dev, regs_apbif, |
| 612 | &tegra30_ahub_apbif_regmap_config); |
| 613 | if (IS_ERR(ahub->regmap_apbif)) { |
| 614 | dev_err(&pdev->dev, "apbif regmap init failed\n"); |
| 615 | ret = PTR_ERR(ahub->regmap_apbif); |
| 616 | goto err_clk_put_apbif; |
| 617 | } |
| 618 | regcache_cache_only(ahub->regmap_apbif, true); |
| 619 | |
| 620 | res1 = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 621 | if (!res1) { |
| 622 | dev_err(&pdev->dev, "No ahub memory resource\n"); |
| 623 | ret = -ENODEV; |
| 624 | goto err_clk_put_apbif; |
| 625 | } |
| 626 | |
| 627 | region = devm_request_mem_region(&pdev->dev, res1->start, |
| 628 | resource_size(res1), DRV_NAME); |
| 629 | if (!region) { |
| 630 | dev_err(&pdev->dev, "request region ahub failed\n"); |
| 631 | ret = -EBUSY; |
| 632 | goto err_clk_put_apbif; |
| 633 | } |
| 634 | |
| 635 | regs_ahub = devm_ioremap(&pdev->dev, res1->start, |
| 636 | resource_size(res1)); |
| 637 | if (!regs_ahub) { |
| 638 | dev_err(&pdev->dev, "ioremap ahub failed\n"); |
| 639 | ret = -ENOMEM; |
| 640 | goto err_clk_put_apbif; |
| 641 | } |
| 642 | |
| 643 | ahub->regmap_ahub = devm_regmap_init_mmio(&pdev->dev, regs_ahub, |
| 644 | &tegra30_ahub_ahub_regmap_config); |
| 645 | if (IS_ERR(ahub->regmap_ahub)) { |
| 646 | dev_err(&pdev->dev, "ahub regmap init failed\n"); |
| 647 | ret = PTR_ERR(ahub->regmap_ahub); |
| 648 | goto err_clk_put_apbif; |
| 649 | } |
| 650 | regcache_cache_only(ahub->regmap_ahub, true); |
| 651 | |
| 652 | pm_runtime_enable(&pdev->dev); |
| 653 | if (!pm_runtime_enabled(&pdev->dev)) { |
| 654 | ret = tegra30_ahub_runtime_resume(&pdev->dev); |
| 655 | if (ret) |
| 656 | goto err_pm_disable; |
| 657 | } |
| 658 | |
Prashant Gaikwad | 79cf591 | 2013-01-11 13:31:25 +0530 | [diff] [blame] | 659 | of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev); |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 660 | |
| 661 | return 0; |
| 662 | |
| 663 | err_pm_disable: |
| 664 | pm_runtime_disable(&pdev->dev); |
| 665 | err_clk_put_apbif: |
| 666 | clk_put(ahub->clk_apbif); |
| 667 | err_clk_put_d_audio: |
| 668 | clk_put(ahub->clk_d_audio); |
Sachin Kamat | ecb2c17 | 2013-01-24 14:51:17 +0530 | [diff] [blame] | 669 | ahub = NULL; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 670 | err: |
| 671 | return ret; |
| 672 | } |
| 673 | |
Bill Pemberton | 4652a0d | 2012-12-07 09:26:33 -0500 | [diff] [blame] | 674 | static int tegra30_ahub_remove(struct platform_device *pdev) |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 675 | { |
| 676 | if (!ahub) |
| 677 | return -ENODEV; |
| 678 | |
| 679 | pm_runtime_disable(&pdev->dev); |
| 680 | if (!pm_runtime_status_suspended(&pdev->dev)) |
| 681 | tegra30_ahub_runtime_suspend(&pdev->dev); |
| 682 | |
| 683 | clk_put(ahub->clk_apbif); |
| 684 | clk_put(ahub->clk_d_audio); |
| 685 | |
Sachin Kamat | ecb2c17 | 2013-01-24 14:51:17 +0530 | [diff] [blame] | 686 | ahub = NULL; |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 687 | |
| 688 | return 0; |
| 689 | } |
| 690 | |
Stephen Warren | 2f41a3f | 2013-06-03 11:37:41 -0600 | [diff] [blame] | 691 | #ifdef CONFIG_PM_SLEEP |
| 692 | static int tegra30_ahub_suspend(struct device *dev) |
| 693 | { |
| 694 | regcache_mark_dirty(ahub->regmap_ahub); |
| 695 | regcache_mark_dirty(ahub->regmap_apbif); |
| 696 | |
| 697 | return 0; |
| 698 | } |
| 699 | |
| 700 | static int tegra30_ahub_resume(struct device *dev) |
| 701 | { |
| 702 | int ret; |
| 703 | |
Stephen Warren | 249e66c | 2013-06-04 12:58:14 -0600 | [diff] [blame] | 704 | ret = pm_runtime_get_sync(dev); |
| 705 | if (ret < 0) |
| 706 | return ret; |
Stephen Warren | 2f41a3f | 2013-06-03 11:37:41 -0600 | [diff] [blame] | 707 | ret = regcache_sync(ahub->regmap_ahub); |
| 708 | ret |= regcache_sync(ahub->regmap_apbif); |
Stephen Warren | 249e66c | 2013-06-04 12:58:14 -0600 | [diff] [blame] | 709 | pm_runtime_put(dev); |
Stephen Warren | 2f41a3f | 2013-06-03 11:37:41 -0600 | [diff] [blame] | 710 | |
| 711 | return ret; |
| 712 | } |
| 713 | #endif |
| 714 | |
Bill Pemberton | f6e6574 | 2012-11-19 13:25:33 -0500 | [diff] [blame] | 715 | static const struct dev_pm_ops tegra30_ahub_pm_ops = { |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 716 | SET_RUNTIME_PM_OPS(tegra30_ahub_runtime_suspend, |
| 717 | tegra30_ahub_runtime_resume, NULL) |
Stephen Warren | 2f41a3f | 2013-06-03 11:37:41 -0600 | [diff] [blame] | 718 | SET_SYSTEM_SLEEP_PM_OPS(tegra30_ahub_suspend, tegra30_ahub_resume) |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 719 | }; |
| 720 | |
| 721 | static struct platform_driver tegra30_ahub_driver = { |
| 722 | .probe = tegra30_ahub_probe, |
Bill Pemberton | 4652a0d | 2012-12-07 09:26:33 -0500 | [diff] [blame] | 723 | .remove = tegra30_ahub_remove, |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 724 | .driver = { |
| 725 | .name = DRV_NAME, |
| 726 | .owner = THIS_MODULE, |
| 727 | .of_match_table = tegra30_ahub_of_match, |
| 728 | .pm = &tegra30_ahub_pm_ops, |
| 729 | }, |
| 730 | }; |
| 731 | module_platform_driver(tegra30_ahub_driver); |
| 732 | |
Stephen Warren | 5e049fc | 2013-10-11 15:43:17 -0600 | [diff] [blame] | 733 | void tegra30_ahub_set_cif(struct regmap *regmap, unsigned int reg, |
| 734 | struct tegra30_ahub_cif_conf *conf) |
| 735 | { |
| 736 | unsigned int value; |
| 737 | |
| 738 | value = (conf->threshold << |
| 739 | TEGRA30_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT) | |
| 740 | ((conf->audio_channels - 1) << |
| 741 | TEGRA30_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT) | |
| 742 | ((conf->client_channels - 1) << |
| 743 | TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT) | |
| 744 | (conf->audio_bits << |
| 745 | TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT) | |
| 746 | (conf->client_bits << |
| 747 | TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT) | |
| 748 | (conf->expand << |
| 749 | TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT) | |
| 750 | (conf->stereo_conv << |
| 751 | TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT) | |
| 752 | (conf->replicate << |
| 753 | TEGRA30_AUDIOCIF_CTRL_REPLICATE_SHIFT) | |
| 754 | (conf->direction << |
| 755 | TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT) | |
| 756 | (conf->truncate << |
| 757 | TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT) | |
| 758 | (conf->mono_conv << |
| 759 | TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT); |
| 760 | |
| 761 | regmap_write(regmap, reg, value); |
| 762 | } |
| 763 | EXPORT_SYMBOL_GPL(tegra30_ahub_set_cif); |
| 764 | |
| 765 | void tegra124_ahub_set_cif(struct regmap *regmap, unsigned int reg, |
| 766 | struct tegra30_ahub_cif_conf *conf) |
| 767 | { |
| 768 | unsigned int value; |
| 769 | |
| 770 | value = (conf->threshold << |
| 771 | TEGRA124_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT) | |
| 772 | ((conf->audio_channels - 1) << |
| 773 | TEGRA124_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT) | |
| 774 | ((conf->client_channels - 1) << |
| 775 | TEGRA124_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT) | |
| 776 | (conf->audio_bits << |
| 777 | TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT) | |
| 778 | (conf->client_bits << |
| 779 | TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT) | |
| 780 | (conf->expand << |
| 781 | TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT) | |
| 782 | (conf->stereo_conv << |
| 783 | TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT) | |
| 784 | (conf->replicate << |
| 785 | TEGRA30_AUDIOCIF_CTRL_REPLICATE_SHIFT) | |
| 786 | (conf->direction << |
| 787 | TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT) | |
| 788 | (conf->truncate << |
| 789 | TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT) | |
| 790 | (conf->mono_conv << |
| 791 | TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT); |
| 792 | |
| 793 | regmap_write(regmap, reg, value); |
| 794 | } |
| 795 | EXPORT_SYMBOL_GPL(tegra124_ahub_set_cif); |
| 796 | |
Stephen Warren | be944d4 | 2012-04-10 16:31:59 -0600 | [diff] [blame] | 797 | MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>"); |
| 798 | MODULE_DESCRIPTION("Tegra30 AHUB driver"); |
| 799 | MODULE_LICENSE("GPL v2"); |
| 800 | MODULE_ALIAS("platform:" DRV_NAME); |
Stephen Warren | 69c5b75 | 2012-06-07 17:58:31 -0600 | [diff] [blame] | 801 | MODULE_DEVICE_TABLE(of, tegra30_ahub_of_match); |