blob: 2ffd6d6dcc87835ae48a2ac8e9e8eb4d822549d8 [file] [log] [blame]
Lokesh Vutla11e21912013-12-19 18:03:38 +05301/*
2 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/* AM437x GP EVM */
10
11/dts-v1/;
12
13#include "am4372.dtsi"
14#include <dt-bindings/pinctrl/am43xx.h>
Sourav Poddarc540b472013-12-19 18:03:39 +053015#include <dt-bindings/pwm/pwm.h>
Sourav Poddar51724db2013-12-19 18:03:41 +053016#include <dt-bindings/gpio/gpio.h>
Lokesh Vutla11e21912013-12-19 18:03:38 +053017
18/ {
19 model = "TI AM437x GP EVM";
20 compatible = "ti,am437x-gp-evm","ti,am4372","ti,am43";
Sourav Poddarc540b472013-12-19 18:03:39 +053021
Sathya Prakash M R0bacb522014-03-24 16:31:56 +053022 aliases {
23 display0 = &lcd0;
24 };
25
Balaji T K506be3f2014-03-03 20:20:18 +053026 vmmcsd_fixed: fixedregulator-sd {
27 compatible = "regulator-fixed";
28 regulator-name = "vmmcsd_fixed";
29 regulator-min-microvolt = <3300000>;
30 regulator-max-microvolt = <3300000>;
31 enable-active-high;
32 };
33
Dave Gerlachb2873bf2014-05-05 14:58:28 -050034 vtt_fixed: fixedregulator-vtt {
35 compatible = "regulator-fixed";
36 regulator-name = "vtt_fixed";
37 regulator-min-microvolt = <1500000>;
38 regulator-max-microvolt = <1500000>;
39 regulator-always-on;
40 regulator-boot-on;
41 enable-active-high;
42 gpio = <&gpio5 7 GPIO_ACTIVE_HIGH>;
43 };
44
Sourav Poddarc540b472013-12-19 18:03:39 +053045 backlight {
46 compatible = "pwm-backlight";
47 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>;
48 brightness-levels = <0 51 53 56 62 75 101 152 255>;
49 default-brightness-level = <8>;
50 };
Sourav Poddar51724db2013-12-19 18:03:41 +053051
52 matrix_keypad: matrix_keypad@0 {
53 compatible = "gpio-matrix-keypad";
54 debounce-delay-ms = <5>;
55 col-scan-delay-us = <2>;
56
57 row-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH /* Bank3, pin21 */
58 &gpio4 3 GPIO_ACTIVE_HIGH /* Bank4, pin3 */
59 &gpio4 2 GPIO_ACTIVE_HIGH>; /* Bank4, pin2 */
60
61 col-gpios = <&gpio3 19 GPIO_ACTIVE_HIGH /* Bank3, pin19 */
62 &gpio3 20 GPIO_ACTIVE_HIGH>; /* Bank3, pin20 */
63
64 linux,keymap = <0x00000201 /* P1 */
65 0x00010202 /* P2 */
66 0x01000067 /* UP */
67 0x0101006a /* RIGHT */
68 0x02000069 /* LEFT */
69 0x0201006c>; /* DOWN */
70 };
Sathya Prakash M R0bacb522014-03-24 16:31:56 +053071
72 lcd0: display {
73 compatible = "osddisplays,osd057T0559-34ts", "panel-dpi";
74 label = "lcd";
75
76 pinctrl-names = "default";
77 pinctrl-0 = <&lcd_pins>;
78
79 /*
80 * SelLCDorHDMI, LOW to select HDMI. This is not really the
81 * panel's enable GPIO, but we don't have HDMI driver support nor
82 * support to switch between two displays, so using this gpio as
83 * panel's enable should be safe.
84 */
85 enable-gpios = <&gpio5 8 GPIO_ACTIVE_HIGH>;
86
87 panel-timing {
88 clock-frequency = <33000000>;
89 hactive = <800>;
90 vactive = <480>;
91 hfront-porch = <210>;
92 hback-porch = <16>;
93 hsync-len = <30>;
94 vback-porch = <10>;
95 vfront-porch = <22>;
96 vsync-len = <13>;
97 hsync-active = <0>;
98 vsync-active = <0>;
99 de-active = <1>;
100 pixelclk-active = <1>;
101 };
102
103 port {
104 lcd_in: endpoint {
105 remote-endpoint = <&dpi_out>;
106 };
107 };
108 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530109};
110
111&am43xx_pinmux {
112 i2c0_pins: i2c0_pins {
113 pinctrl-single,pins = <
114 0x188 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */
115 0x18c (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */
116 >;
117 };
118
119 i2c1_pins: i2c1_pins {
120 pinctrl-single,pins = <
121 0x15c (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE2) /* spi0_cs0.i2c1_scl */
122 0x158 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE2) /* spi0_d1.i2c1_sda */
123 >;
124 };
Sourav Poddarc540b472013-12-19 18:03:39 +0530125
Balaji T K506be3f2014-03-03 20:20:18 +0530126 mmc1_pins: pinmux_mmc1_pins {
127 pinctrl-single,pins = <
128 0x160 (PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
129 >;
130 };
131
Sourav Poddarc540b472013-12-19 18:03:39 +0530132 ecap0_pins: backlight_pins {
133 pinctrl-single,pins = <
134 0x164 MUX_MODE0 /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out MODE0 */
135 >;
136 };
Sekhar Nori0ebc1e22014-04-30 15:43:25 +0300137
138 pixcir_ts_pins: pixcir_ts_pins {
139 pinctrl-single,pins = <
140 0x264 (PIN_INPUT_PULLUP | MUX_MODE7) /* spi2_d0.gpio3_22 */
141 >;
142 };
Mugunthan V N7b25bab2014-05-13 14:14:31 +0530143
144 cpsw_default: cpsw_default {
145 pinctrl-single,pins = <
146 /* Slave 1 */
147 0x114 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txen.rgmii1_txen */
148 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxdv.rgmii1_rxctl */
149 0x11c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_txd3 */
150 0x120 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_txd2 */
151 0x124 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_txd1 */
152 0x128 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_txd0 */
153 0x12c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txclk.rmii1_tclk */
154 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxclk.rmii1_rclk */
155 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rxd3 */
156 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rxd2 */
157 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rxd1 */
158 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rxd0 */
159 >;
160 };
161
162 cpsw_sleep: cpsw_sleep {
163 pinctrl-single,pins = <
164 /* Slave 1 reset value */
165 0x114 (PIN_INPUT_PULLDOWN | MUX_MODE7)
166 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE7)
167 0x11c (PIN_INPUT_PULLDOWN | MUX_MODE7)
168 0x120 (PIN_INPUT_PULLDOWN | MUX_MODE7)
169 0x124 (PIN_INPUT_PULLDOWN | MUX_MODE7)
170 0x128 (PIN_INPUT_PULLDOWN | MUX_MODE7)
171 0x12c (PIN_INPUT_PULLDOWN | MUX_MODE7)
172 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE7)
173 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE7)
174 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE7)
175 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE7)
176 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE7)
177 >;
178 };
179
180 davinci_mdio_default: davinci_mdio_default {
181 pinctrl-single,pins = <
182 /* MDIO */
183 0x148 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
184 0x14c (PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
185 >;
186 };
187
188 davinci_mdio_sleep: davinci_mdio_sleep {
189 pinctrl-single,pins = <
190 /* MDIO reset value */
191 0x148 (PIN_INPUT_PULLDOWN | MUX_MODE7)
192 0x14c (PIN_INPUT_PULLDOWN | MUX_MODE7)
193 >;
194 };
Pekon Gupta99ffa642014-05-19 14:45:46 +0530195
196 nand_flash_x8: nand_flash_x8 {
197 pinctrl-single,pins = <
198 0x26c(PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* spi2_cs0.gpio/eMMCorNANDsel */
199 0x0 (PIN_INPUT | MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */
200 0x4 (PIN_INPUT | MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */
201 0x8 (PIN_INPUT | MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */
202 0xc (PIN_INPUT | MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */
203 0x10 (PIN_INPUT | MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */
204 0x14 (PIN_INPUT | MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */
205 0x18 (PIN_INPUT | MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */
206 0x1c (PIN_INPUT | MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */
207 0x70 (PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */
208 0x74 (PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_wpn.gpmc_wpn */
209 0x7c (PIN_OUTPUT | MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */
210 0x90 (PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */
211 0x94 (PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */
212 0x98 (PIN_OUTPUT | MUX_MODE0) /* gpmc_wen.gpmc_wen */
213 0x9c (PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */
214 >;
215 };
Sathya Prakash M R0bacb522014-03-24 16:31:56 +0530216
217 dss_pins: dss_pins {
218 pinctrl-single,pins = <
219 0x020 (PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 8 -> DSS DATA 23 */
220 0x024 (PIN_OUTPUT_PULLUP | MUX_MODE1)
221 0x028 (PIN_OUTPUT_PULLUP | MUX_MODE1)
222 0x02c (PIN_OUTPUT_PULLUP | MUX_MODE1)
223 0x030 (PIN_OUTPUT_PULLUP | MUX_MODE1)
224 0x034 (PIN_OUTPUT_PULLUP | MUX_MODE1)
225 0x038 (PIN_OUTPUT_PULLUP | MUX_MODE1)
226 0x03c (PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 15 -> DSS DATA 16 */
227 0x0a0 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 0 */
228 0x0a4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
229 0x0a8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
230 0x0ac (PIN_OUTPUT_PULLUP | MUX_MODE0)
231 0x0b0 (PIN_OUTPUT_PULLUP | MUX_MODE0)
232 0x0b4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
233 0x0b8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
234 0x0bc (PIN_OUTPUT_PULLUP | MUX_MODE0)
235 0x0c0 (PIN_OUTPUT_PULLUP | MUX_MODE0)
236 0x0c4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
237 0x0c8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
238 0x0cc (PIN_OUTPUT_PULLUP | MUX_MODE0)
239 0x0d0 (PIN_OUTPUT_PULLUP | MUX_MODE0)
240 0x0d4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
241 0x0d8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
242 0x0dc (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 15 */
243 0x0e0 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS VSYNC */
244 0x0e4 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS HSYNC */
245 0x0e8 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS PCLK */
246 0x0ec (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS AC BIAS EN */
247
248 >;
249 };
250
251 lcd_pins: lcd_pins {
252 pinctrl-single,pins = <
253 /* GPIO 5_8 to select LCD / HDMI */
254 0x238 (PIN_OUTPUT_PULLUP | MUX_MODE7)
255 >;
256 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530257};
258
259&i2c0 {
Keerthy1fc98142014-07-09 11:06:31 +0530260 status = "okay";
261 pinctrl-names = "default";
262 pinctrl-0 = <&i2c0_pins>;
Nishanth Menon93166412014-09-03 13:46:21 -0500263 clock-frequency = <100000>;
Keerthy0e2da5e2014-07-09 11:06:32 +0530264
265 tps65218: tps65218@24 {
266 reg = <0x24>;
267 compatible = "ti,tps65218";
268 interrupts = <GIC_SPI 7 IRQ_TYPE_NONE>; /* NMIn */
269 interrupt-parent = <&gic>;
270 interrupt-controller;
271 #interrupt-cells = <2>;
272
273 dcdc1: regulator-dcdc1 {
274 compatible = "ti,tps65218-dcdc1";
275 regulator-name = "vdd_core";
276 regulator-min-microvolt = <912000>;
277 regulator-max-microvolt = <1144000>;
278 regulator-boot-on;
279 regulator-always-on;
280 };
281
282 dcdc2: regulator-dcdc2 {
283 compatible = "ti,tps65218-dcdc2";
284 regulator-name = "vdd_mpu";
285 regulator-min-microvolt = <912000>;
286 regulator-max-microvolt = <1378000>;
287 regulator-boot-on;
288 regulator-always-on;
289 };
290
291 dcdc3: regulator-dcdc3 {
292 compatible = "ti,tps65218-dcdc3";
293 regulator-name = "vdcdc3";
294 regulator-min-microvolt = <1350000>;
295 regulator-max-microvolt = <1350000>;
296 regulator-boot-on;
297 regulator-always-on;
298 };
299 dcdc5: regulator-dcdc5 {
300 compatible = "ti,tps65218-dcdc5";
301 regulator-name = "v1_0bat";
302 regulator-min-microvolt = <1000000>;
303 regulator-max-microvolt = <1000000>;
304 };
305
306 dcdc6: regulator-dcdc6 {
307 compatible = "ti,tps65218-dcdc6";
308 regulator-name = "v1_8bat";
309 regulator-min-microvolt = <1800000>;
310 regulator-max-microvolt = <1800000>;
311 };
312
313 ldo1: regulator-ldo1 {
314 compatible = "ti,tps65218-ldo1";
315 regulator-min-microvolt = <1800000>;
316 regulator-max-microvolt = <1800000>;
317 regulator-boot-on;
318 regulator-always-on;
319 };
320 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530321};
322
323&i2c1 {
Keerthy1fc98142014-07-09 11:06:31 +0530324 status = "okay";
325 pinctrl-names = "default";
326 pinctrl-0 = <&i2c1_pins>;
Sekhar Nori0ebc1e22014-04-30 15:43:25 +0300327 pixcir_ts@5c {
328 compatible = "pixcir,pixcir_tangoc";
329 pinctrl-names = "default";
330 pinctrl-0 = <&pixcir_ts_pins>;
331 reg = <0x5c>;
332 interrupt-parent = <&gpio3>;
333 interrupts = <22 0>;
334
335 attb-gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
336
Roger Quadrosf0486152014-07-28 10:11:37 -0700337 touchscreen-size-x = <1024>;
338 touchscreen-size-y = <600>;
Sekhar Nori0ebc1e22014-04-30 15:43:25 +0300339 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530340};
Sourav Poddarc540b472013-12-19 18:03:39 +0530341
342&epwmss0 {
343 status = "okay";
344};
345
Vignesh R0f39f7b2014-11-21 15:44:22 +0530346&tscadc {
347 status = "okay";
348
349 adc {
350 ti,adc-channels = <0 1 2 3 4 5 6 7>;
351 };
352};
353
Sourav Poddarc540b472013-12-19 18:03:39 +0530354&ecap0 {
355 status = "okay";
356 pinctrl-names = "default";
357 pinctrl-0 = <&ecap0_pins>;
358};
Sourav Poddard3d46cc2013-12-19 18:03:40 +0530359
Balaji T K506be3f2014-03-03 20:20:18 +0530360&gpio0 {
361 status = "okay";
362};
363
Sourav Poddard3d46cc2013-12-19 18:03:40 +0530364&gpio3 {
365 status = "okay";
366};
367
368&gpio4 {
369 status = "okay";
370};
Balaji T K506be3f2014-03-03 20:20:18 +0530371
Dave Gerlach1ff3859e2014-03-21 10:50:13 +0530372&gpio5 {
373 status = "okay";
374 ti,no-reset-on-init;
375};
376
Balaji T K506be3f2014-03-03 20:20:18 +0530377&mmc1 {
378 status = "okay";
379 vmmc-supply = <&vmmcsd_fixed>;
380 bus-width = <4>;
381 pinctrl-names = "default";
382 pinctrl-0 = <&mmc1_pins>;
383 cd-gpios = <&gpio0 6 GPIO_ACTIVE_HIGH>;
384};
George Cherianb5820d32014-03-19 15:40:02 +0530385
386&usb2_phy1 {
387 status = "okay";
388};
389
390&usb1 {
391 dr_mode = "peripheral";
392 status = "okay";
393};
394
395&usb2_phy2 {
396 status = "okay";
397};
398
399&usb2 {
400 dr_mode = "host";
401 status = "okay";
402};
Mugunthan V N7b25bab2014-05-13 14:14:31 +0530403
404&mac {
405 slaves = <1>;
406 pinctrl-names = "default", "sleep";
407 pinctrl-0 = <&cpsw_default>;
408 pinctrl-1 = <&cpsw_sleep>;
409 status = "okay";
410};
411
412&davinci_mdio {
413 pinctrl-names = "default", "sleep";
414 pinctrl-0 = <&davinci_mdio_default>;
415 pinctrl-1 = <&davinci_mdio_sleep>;
416 status = "okay";
417};
418
419&cpsw_emac0 {
420 phy_id = <&davinci_mdio>, <0>;
421 phy-mode = "rgmii";
422};
Pekon Gupta99ffa642014-05-19 14:45:46 +0530423
424&elm {
425 status = "okay";
426};
427
428&gpmc {
429 status = "okay";
430 pinctrl-names = "default";
431 pinctrl-0 = <&nand_flash_x8>;
432 ranges = <0 0 0 0x01000000>; /* minimum GPMC partition = 16MB */
433 nand@0,0 {
434 reg = <0 0 4>; /* device IO registers */
Roger Quadros6b869112014-09-02 16:57:03 +0300435 ti,nand-ecc-opt = "bch16";
Pekon Gupta99ffa642014-05-19 14:45:46 +0530436 ti,elm-id = <&elm>;
437 nand-bus-width = <8>;
438 gpmc,device-width = <1>;
439 gpmc,sync-clk-ps = <0>;
440 gpmc,cs-on-ns = <0>;
441 gpmc,cs-rd-off-ns = <40>;
442 gpmc,cs-wr-off-ns = <40>;
443 gpmc,adv-on-ns = <0>;
444 gpmc,adv-rd-off-ns = <25>;
445 gpmc,adv-wr-off-ns = <25>;
446 gpmc,we-on-ns = <0>;
447 gpmc,we-off-ns = <20>;
448 gpmc,oe-on-ns = <3>;
449 gpmc,oe-off-ns = <30>;
450 gpmc,access-ns = <30>;
451 gpmc,rd-cycle-ns = <40>;
452 gpmc,wr-cycle-ns = <40>;
453 gpmc,wait-pin = <0>;
Pekon Gupta99ffa642014-05-19 14:45:46 +0530454 gpmc,bus-turnaround-ns = <0>;
455 gpmc,cycle2cycle-delay-ns = <0>;
456 gpmc,clk-activation-ns = <0>;
457 gpmc,wait-monitoring-ns = <0>;
458 gpmc,wr-access-ns = <40>;
459 gpmc,wr-data-mux-bus-ns = <0>;
460 /* MTD partition table */
461 /* All SPL-* partitions are sized to minimal length
462 * which can be independently programmable. For
463 * NAND flash this is equal to size of erase-block */
464 #address-cells = <1>;
465 #size-cells = <1>;
466 partition@0 {
467 label = "NAND.SPL";
468 reg = <0x00000000 0x00040000>;
469 };
470 partition@1 {
471 label = "NAND.SPL.backup1";
472 reg = <0x00040000 0x00040000>;
473 };
474 partition@2 {
475 label = "NAND.SPL.backup2";
476 reg = <0x00080000 0x00040000>;
477 };
478 partition@3 {
479 label = "NAND.SPL.backup3";
480 reg = <0x000c0000 0x00040000>;
481 };
482 partition@4 {
483 label = "NAND.u-boot-spl-os";
484 reg = <0x00100000 0x00080000>;
485 };
486 partition@5 {
487 label = "NAND.u-boot";
488 reg = <0x00180000 0x00100000>;
489 };
490 partition@6 {
491 label = "NAND.u-boot-env";
492 reg = <0x00280000 0x00040000>;
493 };
494 partition@7 {
495 label = "NAND.u-boot-env.backup1";
496 reg = <0x002c0000 0x00040000>;
497 };
498 partition@8 {
499 label = "NAND.kernel";
500 reg = <0x00300000 0x00700000>;
501 };
502 partition@9 {
503 label = "NAND.file-system";
504 reg = <0x00a00000 0x1f600000>;
505 };
506 };
507};
Sathya Prakash M R0bacb522014-03-24 16:31:56 +0530508
509&dss {
510 status = "ok";
511
512 pinctrl-names = "default";
513 pinctrl-0 = <&dss_pins>;
514
515 port {
516 dpi_out: endpoint@0 {
517 remote-endpoint = <&lcd_in>;
518 data-lines = <24>;
519 };
520 };
521};